
Rev. 1.00
65 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
5 Power Control Unit (PWRCU)
Register Descriptions
Power Control Status Register – PWRSR
This register indicates power control status.
Offset:
0x100
Reset value: 0x0000_0010
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
Reserved
WUPF1
WUPF
Type/Reset
RC 0 RC 0
7
6
5
4
3
2
1
0
Reserved
PORF
Reserved
Type/Reset
RC 1
Bits
Field
Descriptions
[9]
WUPF1
External WAKEUP1 Pin Flag
0: The WAKEUP1 pin is not asserted
1: The WAKEUP1 pin is asserted
This bit is set by hardware when the WAKEUP1 pin asserts and is cleared by
software read. Software should read this bit to clear it after a system wake up from
the power saving mode.
[8]
WUPF0
External WAKEUP0 Pin Flag
0: The WAKEUP0 pin is not asserted
1: The WAKEUP0 pin is asserted
This bit is set by hardware when the WAKEUP0 pin asserts and is cleared by
software read. Software should read this bit to clear it after a system wake up from
the power saving mode.
[4]
PORF
Power On Reset Flag
0: V
DD15
Power Domain reset does not occur
1: V
DD15
Power Domain reset occurs
This bit is set by hardware when V
DD15
power on reset occurs, either a hardware
power on reset or software reset. The bit is cleared by software read. This bit must be
cleared after the system is first powered on, otherwise it will be impossible to detect
when a V
DD15
Power Domain reset has been triggered. When this bit is read as 1, a
read software loop must be implemented until the bit returns again to 0.