
Rev. 1.00
362 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
16 Motor Control T
imer (MCTM)
16 Motor Control T
imer (MCTM)
Timer Interrupt Status Register – INTSR
This register stores the timer interrupt status.
Offset:
0x07C
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
Reserved
BRKIF
TEVIF
UEV2IF
UEV1IF
Type/Reset
RW 0 RW 0 RW 0 RW 0
7
6
5
4
3
2
1
0
CH3OCF
CH2OCF
CH1OCF
CH0OCF CH3CCIF CH2CCIF CH1CCIF CH0CCIF
Type/Reset RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
Bits
Field
Descriptions
[11]
BRKIF
Break Event Interrupt Flag
This flag is set by hardware when a break event occurs and is cleared by software.
0: No break event occurs
1: Break event occurs
[10]
TEVIF
Trigger Event Interrupt Flag
This flag is set by hardware when a trigger event occurs and is cleared by software.
0: No trigger event occurs
1: Trigger event occurs
[9]
UEV2IF
Update Event 2 Interrupt Flag
This bit is set by hardware when an update event 2 occurs and is cleared by
software.
0: No update event 2 occurs
1: Update event 2 occurs
[8]
UEV1IF
Update Event 1 Interrupt Flag
This bit is set by hardware when an update event 1 occurs and is cleared by
software.
0: No update event 1 occurs
1: Update event 1 occurs
Note: The update event 1 is sourced from the following conditions:
- A counter overflow or underflow
- The UEV1G bit is set with UEV1DIS = 0
- An STI rising edge is received in slave restart mode with UEV1DIS = 0
[7]
CH3OCF
Channel 3 Over-capture Flag
This flag is set by hardware and cleared by software.
0: No over-capture event is detected
1: Capture event occurs again when the CH3CCIF bit is already set and it is not
yet cleared by software