
Rev. 1.00
285 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
14 Pulse W
idth Modulator (PWM)
Bits
Field
Descriptions
[0]
CH0CG
Channel 0 Compare Generation
A Channel 0 compare event can be generated by software setting this bit. It is
cleared by hardware automatically.
0: No action
1: Compare event is generated on channel 0
Timer Interrupt Status Register – INTSR
This register stores the timer interrupt status.
Offset:
0x07C
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
Reserved
TEVIF
Reserved
UEVIF
Type/Reset
RW 0
RW 0
7
6
5
4
3
2
1
0
Reserved
CH3CIF
CH2CIF
CH1CIF
CH0CIF
Type/Reset
RW 0 RW 0 RW 0 RW 0
Bits
Field
Descriptions
[10]
TEVIF
Trigger Event Interrupt Flag
This flag is set by hardware on a trigger event and is cleared by software.
0: No trigger event occurs
1: Trigger event occurs
[8]
UEVIF
Update Event Interrupt Flag
This bit is set by hardware on an update event and is cleared by software.
0: No update event occurs
1: Update event occurs
Note: The update event is derived from the following conditions:
- The counter overflows or underflows
- The UEVG bit is asserted
- A restart trigger event occurs from the slave trigger input
[3]
CH3CIF
Channel 3 Compare Interrupt Flag
0: No match event occurs
1: The content of the counter CNTR has matched the contents of the CH3CR register
This flag is set by hardware when the counter value matches the CH3CR value
except in the center-aligned mode. It is cleared by software.