
Rev. 1.00
287 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
14 Pulse W
idth Modulator (PWM)
Timer Prescaler Register – PSCR
This register specifies the timer prescaler value to generate the counter clock.
Offset:
0x084
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
PSCV
Type/Reset RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
7
6
5
4
3
2
1
0
PSCV
Type/Reset RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
Bits
Field
Descriptions
[15:0]
PSCV
Prescaler Value
These bits are used to specify the prescaler value to generate the counter clock
frequency f
CK_CNT
.
f
CK_CNT
=
f
CK_PSC
PSCV[15:0]+1
, where the f
CK_PSC
is the prescaler clock source.
Timer Counter Reload Register – CRR
This register specifies the timer counter reload value.
Offset:
0x088
Reset value: 0x0000_FFFF
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
CRV
Type/Reset RW 1 RW 1 RW 1 RW 1 RW 1 RW 1 RW 1 RW 1
7
6
5
4
3
2
1
0
CRV
Type/Reset RW 1 RW 1 RW 1 RW 1 RW 1 RW 1 RW 1 RW 1
Bits
Field
Descriptions
[15:0]
CRV
Counter Reload Value
The CRV is the reload value which is loaded into the actual counter register.