
Rev. 1.00
184 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
12
Analog to Digital Converter (ADC)
12
Analog to Digital Converter (ADC)
ADC Interrupt Clear Register – ADCICLR
This register provides the clear bits used to clear the interrupt raw and interrupt status of the ADC. These bits are
set to 1 by software to clear the interrupt status and automatically cleared to 0 by hardware after being set to 1.
Offset:
0x08C
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
ADICLRO
Type/Reset
WO 0
23
22
21
20
19
18
17
16
Reserved
ADICLRU ADICLRL
Type/Reset
WO 0 WO 0
15
14
13
12
11
10
9
8
Reserved
Type/Reset
7
6
5
4
3
2
1
0
Reserved
ADICLRC ADICLRG ADICLRS
Type/Reset
WO 0 WO 0 WO 0
Bits
Field
Descriptions
[24]
ADICLRO
ADC Data Register Overwrite Interrupt Status Clear Bit
0: No effect
1: Clear ADISRO and ADIRAWO bits
[17]
ADICLRU
ADC Watchdog Upper Threshold Interrupt Status Clear Bit
0: No effect
1: Clear ADISRU and ADIRAWU bits
[16]
ADICLRL
ADC Watchdog Lower Threshold Interrupt Status Clear Bit
0: No effect
1: Clear ADISRL and ADIRAWL bits
[2]
ADICLRC
ADC Cycle EOC Interrupt Status Clear Bit
0: No effect
1: Clear ADISRC and ADIRAWC bits
[1]
ADICLRG
ADC Subgroup EOC Interrupt Status Clear Bit
0: No effect
1: Clear ADISRG and ADIRAWG bits
[0]
ADICLRS
ADC Single EOC Interrupt Status Clear Bit
0: No effect
1: Clear ADISRS and ADIRAWS bits