
Rev. 1.00
102 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
7 Reset Control Unit (RSTCU)
7 Reset Control Unit (RSTCU)
APB Peripheral Reset Register 0 – APBPRSTR0
This register specifies several APB peripherals software reset control bits.
Offset:
0x108
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
EXTIRST AFIORST
Reserved
UR1RST
UR0RST
Reserved USRRST
Type/Reset RW 0 RW 0
RW 0 RW 0
RW 0
7
6
5
4
3
2
1
0
Reserved SPI1RST
SPI0RST
Reserved I2C1RST
I2C0RST
Type/Reset
RW 0 RW 0
RW 0 RW 0
Bits
Field
Descriptions
[15]
EXTIRST
External Interrupt Controller Reset Control
0: No reset
1: Reset EXTI
This bit is set by software and cleared to 0 by hardware automatically.
[14]
AFIORST
Alternate Function I/O Reset Control
0: No reset
1: Reset Alternate Function I/O
This bit is set by software and cleared to 0 by hardware automatically.
[11]
UR1RST
UART1 Reset Control
0: No reset
1: Reset UART1
This bit is set by software and cleared to 0 by hardware automatically.
[10]
UR0RST
UART0 Reset Control
0: No reset
1: Reset UART0
This bit is set by software and cleared to 0 by hardware automatically.
[8]
USRRST
USART Reset Control
0: No reset
1: Reset USART
This bit is set by software and cleared to 0 by hardware automatically.
[5]
SPI1RST
SPI1 Reset Control
0: No reset
1: Reset SPI1
This bit is set by software and cleared to 0 by hardware automatically.
[4]
SPI0RST
SPI0 Reset Control
0: No reset
1: Reset SPI0
This bit is set by software and cleared to 0 by hardware automatically.