
Rev. 1.00
172 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
12
Analog to Digital Converter (ADC)
12
Analog to Digital Converter (ADC)
ADC Conversion List Register 0 – ADCLST0
This register specifies the conversion sequence order No.0 ~ No.3 of the ADC.
Offset:
0x004
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
ADSEQ3
Type/Reset
RW 0 RW 0 RW 0 RW 0 RW 0
23
22
21
20
19
18
17
16
Reserved
ADSEQ2
Type/Reset
RW 0 RW 0 RW 0 RW 0 RW 0
15
14
13
12
11
10
9
8
Reserved
ADSEQ1
Type/Reset
RW 0 RW 0 RW 0 RW 0 RW 0
7
6
5
4
3
2
1
0
Reserved
ADSEQ0
Type/Reset
RW 0 RW 0 RW 0 RW 0 RW 0
Bits
Field
Descriptions
[28:24]
ADSEQ3
ADC Conversion Sequence Select 3
Select ADC input channel for the 3
rd
ADC conversion sequence.
0x00: ADC_IN0
0x01: ADC_IN1
0x02: ADC_IN2
0x03: ADC_IN3
0x04: ADC_IN4
0x05: ADC_IN5
0x06: ADC_IN6
0x07: ADC_IN7
0x08: ADC_IN8
0x09: ADC_IN9
0x0A: ADC_IN10
0x0B: ADC_IN11
0x0C: Analog ground, VSSA (V
REF-
)
0x0D: Analog power, VDDA (V
REF +
)
0x0E ~ 0x1F: Invalid setting and reserved. Don’t set these values; it may cause
the ADC operation become abnormally.
[20:16]
ADSEQ2
ADC Regular Conversion Sequence Select 2
[12:8]
ADSEQ1
ADC Regular Conversion Sequence Select 1
[4:0]
ADSEQ0
ADC Regular Conversion Sequence Select 0