
Rev. 1.00
408 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
19 Inter-Integrated Circuit (I2C)
19 Inter-Integrated Circuit (I2C)
Bits
Field
Descriptions
[16]
RXDNEIE
Data Register Not Empty Interrupt Enable Bit in Received Mode
0: Interrupt is disabled
1: Interrupt is enabled
When the I2CEN bit in the I2CCR register is cleared to 0, this bit is cleared to 0 by
hardware.
[11]
TOUTIE
Timeout Interrupt Enable Bit
0: Interrupt is disabled
1: Interrupt is enabled
When the I2CEN bit in the I2CCR register is cleared to 0, this bit is cleared to 0 by
hardware.
[10]
BUSERRIE Bus Error Interrupt Enable Bit
0: Interrupt is disabled
1: Interrupt is enabled
When the I2CEN bit in the I2CCR register is cleared to 0, this bit is cleared to 0 by
hardware.
[9]
RXNACKIE Received Not Acknowledge Interrupt Enable Bit
0: Interrupt is disabled
1: Interrupt is enabled
When the I2CEN bit in the I2CCR register is cleared to 0, this bit is cleared to 0 by
hardware.
[8]
ARBLOSIE Arbitration Loss Interrupt Enable Bit in the I
2
C multi-master mode
0: Interrupt is disabled
1: Interrupt is enabled
When the I2CEN bit in the I2CCR register is cleared to 0, this bit is cleared to 0 by
hardware.
[3]
GCSIE
General Call Slave Interrupt Enable Bit
0: Interrupt is disabled
1: Interrupt is enabled
When the I2CEN bit in the I2CCR register is cleared to 0, this bit is cleared to 0 by
hardware.
[2]
ADRSIE
Slave Address Match Interrupt Enable Bit
0: Interrupt is disabled
1: Interrupt is enabled
When the I2CEN bit in the I2CCR register is cleared to 0, this bit is cleared to 0 by
hardware.
[1]
STOIE
STOP Condition Detected Interrupt Enable Bit
0: Interrupt is disabled
1: Interrupt is enabled
When the I2CEN bit in the I2CCR register is cleared to 0, this bit is cleared to 0 by
hardware. The bit is used for the I
2
C slave mode only.
[0]
STAIE
START Condition Transmit Interrupt Enable Bit
0: Interrupt is disabled
1: Interrupt is enabled
When the I2CEN bit in the I2CCR register is cleared to 0, this bit is cleared to 0 by
hardware. The bit is used for the I
2
C master mode only.