
Rev. 1.00
381 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
17 Real T
ime Clock (RTC)
RTC Interrupt and Wakeup Enable Register – RTCIWEN
This register contains the interrupt and wakeup enable bits.
Offset:
0x010
Reset value: 0x0000_0000 (Reset by V
DD15
Power Domain reset only)
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
Reserved
OVWEN
CMWEN CSECWEN
Type/Reset
RW 0 RW 0 RW 0
7
6
5
4
3
2
1
0
Reserved
OVIEN
CMIEN
CSECIEN
Type/Reset
RW 0 RW 0 RW 0
Bits
Field
Descriptions
[10]
OVWEN
Counter Overflow Wakeup Enable
0: Counter overflow wakeup is disabled
1: Counter overflow wakeup is enabled
[9]
CMWEN
Compare Match Wakeup Enable
0: Compare match wakeup is disabled
1: Compare match wakeup is enabled
[8]
CSECWEN Counter Clock CK_SECOND Wakeup Enable
0: Counter Clock CK_SECOND wakeup is disabled
1: Counter Clock CK_SECOND wakeup is enabled
[2]
OVIEN
Counter Overflow Interrupt Enable
0: Counter Overflow Interrupt is disabled
1: Counter Overflow Interrupt is enabled
[1]
CMIEN
Compare Match Interrupt Enable
0: Compare Match Interrupt is disabled
1: Compare Match Interrupt is enabled
[0]
CSECIEN
Counter Clock CK_SECOND Interrupt Enable
0: Counter Clock CK_SECOND Interrupt is disabled
1: Counter Clock CK_SECOND Interrupt is enabled