
Rev. 1.00
357 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
16 Motor Control T
imer (MCTM)
Bits
Field
Descriptions
[1]
CH0OISN
MT_CH0NO Output Idle State
0: Channel 0 complementary output CH1NO = 0 after a dead time when
CHMOE = 0
1: Channel 0 complementary output CH1NO = 1 after a dead time when
CHMOE = 0
[0]
CH0OIS
MT_CH0O Output Idle State
0: Channel 0 output CH0O = 0 after a dead time when CHMOE = 0
1: Channel 0 output CH0O = 1 after a dead time when CHMOE = 0
Channel Break Control Register – CHBRKCTR
This register specifies the channel break control bits.
Offset:
0x070
Reset value: 0x0000_0002
31
30
29
28
27
26
25
24
CHDTG
Type/Reset RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
23
22
21
20
19
18
17
16
Reserved CHOSSR
CHOSSI
Reserved
GFSEL
LOCKLV
Type/Reset
RW 0 RW 0
RW 0 RW 0 RW 0
15
14
13
12
11
10
9
8
Reserved
BKF
Type/Reset
RW 0 RW 0 RW 0 RW 0
7
6
5
4
3
2
1
0
Reserved
CHAOE
CHMOE
Reserved
BKP
BKE
Type/Reset
RW 0 RW 0
RW 1 RW 0
Bits
Field
Descriptions
[31:24]
CHDTG
Channel Dead Time Duration Definition
CHDTG[7:5] = 0xx: Channel Dead Time = CHDTG [7:0] × t
dtg
, with t
dtg
= t
DTS
CHDTG[7:5] = 10x: Channel Dead Time = (64 + CHDTG [5:0]) × t
dtg
,
with t
dtg
= 2 × t
DTS
CHDTG[7:5] = 110: Channel Dead Time = (32 + CHDTG [4:0]) × t
dtg
,
with t
dtg
= 8 × t
DTS
CHDTG[7:5] = 111: Channel Dead Time = (32 + CHDTG [4:0]) × t
dtg
,
with t
dtg
= 16 × t
DTS
[21]
CHOSSR
Channel Off State (CHxE, CHxNE = 0) Selection for Normal Run State (CHMOE = 1)
0: When inactive, MT_CHxO/MT_CHxNO output is disabled - not driven by timer
1: When inactive, MT_CHxO/MT_CHxNO output is enabled with their inactive
level
[20]
CHOSSI
Channel Off State Selection for Idle Mode (CHMOE = 0)
0: When inactive, MT_CHxO/MT_CHxNO output is disable – not driven by timer
1: When inactive, MT_CHxO/MT_CHxNO output is enabled with their idle level
depending upon the condition of the the CHxOIS and CHxOISN bits
[18]
GFSEL
Deglitch Filter Selection for Break
0: No input deglitch filter
1: 50 ns deglitch filter