797
Chapter 39 Programmable Pulse Generator
3.Configuration
3. Configuration
Figure 3-1 Configuration Diagram
Figure 3-2 Register List
OR
Trigger
OR
MDSE
PCNH: bit13
0
1
PWM operation
One shot
PPG (0-3)
PCSR
PDUT
Reload
Duty value
Only write
enabled
Period value
Only write
enabled
Buffers
Buffers
Compare
CKS1,0
PCNH: bit11,10
1
CLKP/64
1
0
CLKP/16
1
1
CLKP/4
0
0
CLKP
0
Prescaler
Peripheral
clock
(CLKP)
Borrow
Duty match
Read-only
down counter
OR
Enable operation/Stop
Count clock
PTMR
Duty
match
CNTE PCNH: bit15
0
1
Stop
Enable operation
RTRG
PCNH: bit12
0
1
Restart disabled
Restart enabled
Control
circuit
OSEL
PCNH: bit9,PCNL:bit0
Clamped H output
1
Clamped L output
1
Inverted output
0
Normal output
0
PGMS
1
0
1
0
Trigger selection
TSEL03-00
1
0
0
0
0
0
0
0
0
0
1
0
0
1
0
0
1
0
1
0
1
1
0
0
-
Disabled
-
-
1
-
Disabled
1
1
0
16-bit reload timer ch0
16-bit reload timer ch1
GCN20 EN3 bit
GCN10: bit3-0
GCN20 EN2 bit
GCN20 EN1 bit
GCN20 EN0 bit
OR
Edge
selection
STGR PCNH: bit14
0
1
Operation unaffected
Software trigger
Read: Always '0'
Selector
IRS1,0
PCNL: bit3,2
1
Counter borrow or duty match
1
0
Duty match
1
1
Counter borrow
0
0 Software trigger, or trigger input available
0
Selector
Interrupt cause selection
Trigger
Borrow
Reload timer ch0
Reload timer ch1
EN0 GCN20: bit0
EN1 GCN20: bit1
EN2 GCN20: bit2
EN3 GCN20: bit3
EGS1,0
PCNL: bit7,6
Both edges
Falling edge
Rising edge
Operation unaffected
Edge selection
1
1
0
1
1
0
0
0
Timer
Period
setting
Duty
setting
Control
status H
Controls
status L
PPG
Pin
PTMR0
PCSR0
PDUT0
PCNH0
PCNL0
PTMR1
PCSR1
PDUT1
PCNH1
PCNL1
PTMR2
PCSR2
PDUT2
PCNH2
PCNL2
0
1
2
3
PTMR3
PCSR3
PDUT3
PCNH3
PCNL3
PPG0
PPG1
PPG2
PPG3
Register number
IRQF
PCNL: bit4
0
1
No interrupt request
Interrupt request
Write 0: Flag clear
OR
1
0
PPG1
interrupt
request
PPG2/3
interrupt
(#114/#115)
OR
PPG2
interrupt
request
PPG3
interrupt
request
PPG0
interrupt
request
IREN
PCNL: bit5
0
1
Interrupt disabled
Interrupt enabled
PPG0/P17.0
PPG1/P17.1
PPG2/P17.2
PPG3/P17.3
0
1
From Port
Data register
Port read
Output level
(Latch)
PPG0
PPG1
PPG2
PPG3
PFR4: bit0
PFR4: bit1
PFR4: bit2
PFR4: bit3
0
1
General-purpose port
PPG output
PPG0/1
interrupt
(#112/#113)
Содержание FR Family FR60 Lite
Страница 2: ...FUJITSU LIMITED ...
Страница 3: ...FR60 32 BIT MICROCONTROLLER MB91460 Series User s Manual ...
Страница 15: ...xi ...
Страница 16: ...xii ...
Страница 38: ...22 Chapter 2 MB91460 Rev A Rev B Overview 4 Block Diagram ...
Страница 128: ...112 Chapter 4 CPU Architecture 9 Addressing ...
Страница 153: ...137 Chapter 8 Device State Transition 3 State Transition Diagram ...
Страница 154: ...138 Chapter 8 Device State Transition 3 State Transition Diagram ...
Страница 169: ...153 Chapter 9 Reset 10 Caution ...
Страница 170: ...154 Chapter 9 Reset 10 Caution ...
Страница 180: ...164 Chapter 10 Standby 7 Q A ...
Страница 182: ...166 Chapter 10 Standby 8 Caution ...
Страница 199: ...183 Chapter 12 Instruction Cache 2 Main body structure Figure 2 3 I Cache Address Map ...
Страница 200: ...184 Chapter 12 Instruction Cache 2 Main body structure Figure 2 4 I Cacheable Area ...
Страница 222: ...206 Chapter 13 Clock Control 8 Caution ...
Страница 232: ...216 Chapter 14 PLL Interface 7 Caution ...
Страница 236: ...220 Chapter 15 CAN Clock Prescaler 3 Registers ...
Страница 288: ...272 Chapter 19 Timebase Timer 8 Caution ...
Страница 314: ...298 Chapter 22 Main Oscillation Stabilisation Timer 8 Caution ...
Страница 326: ...310 Chapter 23 Sub Oscillation Stabilisation Timer 8 Caution ...
Страница 348: ...332 Chapter 25 External Interrupt 8 Caution ...
Страница 398: ...382 Chapter 26 DMA Controller 6 DMA External Interface ...
Страница 402: ...386 Chapter 27 Delayed Interrupt 8 Caution ...
Страница 412: ...396 Chapter 28 Bit Search 8 Caution ...
Страница 521: ...505 Chapter 30 I O Ports 3 Port Register Settings ...
Страница 522: ...506 Chapter 30 I O Ports 3 Port Register Settings ...
Страница 549: ...533 Chapter 31 External Bus 2 External Bus Interface Registers is set to the high impedance state ...
Страница 574: ...558 Chapter 31 External Bus 4 Endian and Bus Access Byte Access ...
Страница 628: ...612 Chapter 31 External Bus 13 Notes on Using the External Bus Interface ...
Страница 706: ...690 Chapter 33 I2C Controller 4 Programming Flow Charts ...
Страница 748: ...732 Chapter 34 CAN Controller 4 CAN Application ...
Страница 762: ...746 Chapter 35 Free Run Timer 8 Caution ...
Страница 790: ...774 Chapter 37 Output Compare 8 Caution ...
Страница 838: ...822 Chapter 39 Programmable Pulse Generator 8 Caution ...
Страница 850: ...834 Chapter 40 Pulse Frequency Modulator 4 PFM Operation and Setting ...
Страница 886: ...870 Chapter 42 Sound Generator 3 Registers ...
Страница 900: ...884 Chapter 43 Stepper Motor Controller 4 Caution ...
Страница 939: ...923 Chapter 47 LCD Controller 3 Configuration Figure 3 2 Register List ...
Страница 943: ...927 Chapter 47 LCD Controller 4 Registers Correspondence between VRAM and Common Segment Pins ...
Страница 964: ...948 Chapter 48 Clock Monitor 8 Caution ...
Страница 994: ...978 Chapter 51 Low Voltage Reset Interrupt 3 Registers ...
Страница 998: ...982 Chapter 52 Regulator Control 3 Registers ...
Страница 1008: ...992 Chapter 53 Fixed Mode Reset Vector BOOT ROM 5 Bootloader Update Strategy ...
Страница 1024: ...1008 Chapter 54 Flash Memory 8 Caution ...
Страница 1032: ...1016 Chapter 55 Flash Security 4 Register ...
Страница 1034: ...1018 Chapter 56 Electrical Specification ...
Страница 1035: ...FR60 MB91460 Series Hardware Manual European Microcontroller Design Centre Author MBo ...
Страница 1036: ......
Страница 1038: ......