692
Chapter 34 CAN Controller
2.Register Description
2. Register Description
This section lists the CAN registers and describes the function of each register in detail.
2.1 Programmer’s Model
The CAN module allocates an address space of 256 bytes (64 words). The CAN registers can be accessed
from the CPU in byte, halfword and word.
The two sets of interface registers (IF1 and IF2) control the CPU access to the Message RAM. They buffer the
data to be transferred to and from the RAM, avoiding conflicts between CPU accesses and message
reception/transmission.
The data registers (IF1 Data and IF2 Data) are doubled in the address map, ordered both in little endian byte
and big endian byte.
If several CAN modules are present on a device then they are located linear in the address space with a
constant offset of 256 bytes (64 words). The base address of each CAN module is given by the following
table:
• Base-address of CAN0 :0x00C000
• Base-address of CAN1 :0x00C100
• Base-address of CAN2 :0x00C200
• Base-address of CAN3 :0x00C300
• Base-address of CAN4 :0x00C400
• Base-address of CAN5 :0x00C500
Address
Register
Note
+0
+1
+2
+3
Base-addr +
0x00
Control Register
Status Register
bit[15:8]
bit[7:0]
bit[15:8]
bit[7:0]
reserved
see descr. CTRLR
reserved
see descr. STATR
Reset: 0x00
Reset: 0x01
Reset: 0x00
Reset: 0x00
Base-addr +
0x04
Error Counter
Bit Timing Register
Error Counter is read
only.
Bit Timing Register
is write enabled by
CCE
bit[15:8]
bit[7:0]
bit[15:8]
bit[7:0]
RP,REC[6:0]
TEC[7:0]
TSeg2[2:0],TSeg1[3:0]
SJW[1:0],BRP[5:0]
Reset: 0x00
Reset: 0x00
Reset: 0x23
Reset: 0x01
Base-addr +
0x08
Interrupt Register
Test Register
Interrupt Register is
read only.
Test Register is write
enabled by
Test
.
r
signifies the actual
value of the
CAN_RX pin.
bit[15:8]
bit[7:0]
bit[15:8]
bit[7:0]
Int-Id[15:8]
Int-Id[7:0]
reserved
see descr. TESTR
Reset: 0x00
Reset: 0x00
Reset: 0x00
Reset: 0x00 &
0b
r
0000000
Base-addr +
0x0C
BRP Extension Register
Reserved
BRP Extension Reg-
ister is write enabled
by
CCE
.
bit[15:8]
bit[7:0]
bit[15:8]
bit[7:0]
reserved
BRP[3:0]
reserved
reserved
Reset: 0x00
Reset: 0x00
Reset: 0x00
Reset: 0x00
Содержание FR Family FR60 Lite
Страница 2: ...FUJITSU LIMITED ...
Страница 3: ...FR60 32 BIT MICROCONTROLLER MB91460 Series User s Manual ...
Страница 15: ...xi ...
Страница 16: ...xii ...
Страница 38: ...22 Chapter 2 MB91460 Rev A Rev B Overview 4 Block Diagram ...
Страница 128: ...112 Chapter 4 CPU Architecture 9 Addressing ...
Страница 153: ...137 Chapter 8 Device State Transition 3 State Transition Diagram ...
Страница 154: ...138 Chapter 8 Device State Transition 3 State Transition Diagram ...
Страница 169: ...153 Chapter 9 Reset 10 Caution ...
Страница 170: ...154 Chapter 9 Reset 10 Caution ...
Страница 180: ...164 Chapter 10 Standby 7 Q A ...
Страница 182: ...166 Chapter 10 Standby 8 Caution ...
Страница 199: ...183 Chapter 12 Instruction Cache 2 Main body structure Figure 2 3 I Cache Address Map ...
Страница 200: ...184 Chapter 12 Instruction Cache 2 Main body structure Figure 2 4 I Cacheable Area ...
Страница 222: ...206 Chapter 13 Clock Control 8 Caution ...
Страница 232: ...216 Chapter 14 PLL Interface 7 Caution ...
Страница 236: ...220 Chapter 15 CAN Clock Prescaler 3 Registers ...
Страница 288: ...272 Chapter 19 Timebase Timer 8 Caution ...
Страница 314: ...298 Chapter 22 Main Oscillation Stabilisation Timer 8 Caution ...
Страница 326: ...310 Chapter 23 Sub Oscillation Stabilisation Timer 8 Caution ...
Страница 348: ...332 Chapter 25 External Interrupt 8 Caution ...
Страница 398: ...382 Chapter 26 DMA Controller 6 DMA External Interface ...
Страница 402: ...386 Chapter 27 Delayed Interrupt 8 Caution ...
Страница 412: ...396 Chapter 28 Bit Search 8 Caution ...
Страница 521: ...505 Chapter 30 I O Ports 3 Port Register Settings ...
Страница 522: ...506 Chapter 30 I O Ports 3 Port Register Settings ...
Страница 549: ...533 Chapter 31 External Bus 2 External Bus Interface Registers is set to the high impedance state ...
Страница 574: ...558 Chapter 31 External Bus 4 Endian and Bus Access Byte Access ...
Страница 628: ...612 Chapter 31 External Bus 13 Notes on Using the External Bus Interface ...
Страница 706: ...690 Chapter 33 I2C Controller 4 Programming Flow Charts ...
Страница 748: ...732 Chapter 34 CAN Controller 4 CAN Application ...
Страница 762: ...746 Chapter 35 Free Run Timer 8 Caution ...
Страница 790: ...774 Chapter 37 Output Compare 8 Caution ...
Страница 838: ...822 Chapter 39 Programmable Pulse Generator 8 Caution ...
Страница 850: ...834 Chapter 40 Pulse Frequency Modulator 4 PFM Operation and Setting ...
Страница 886: ...870 Chapter 42 Sound Generator 3 Registers ...
Страница 900: ...884 Chapter 43 Stepper Motor Controller 4 Caution ...
Страница 939: ...923 Chapter 47 LCD Controller 3 Configuration Figure 3 2 Register List ...
Страница 943: ...927 Chapter 47 LCD Controller 4 Registers Correspondence between VRAM and Common Segment Pins ...
Страница 964: ...948 Chapter 48 Clock Monitor 8 Caution ...
Страница 994: ...978 Chapter 51 Low Voltage Reset Interrupt 3 Registers ...
Страница 998: ...982 Chapter 52 Regulator Control 3 Registers ...
Страница 1008: ...992 Chapter 53 Fixed Mode Reset Vector BOOT ROM 5 Bootloader Update Strategy ...
Страница 1024: ...1008 Chapter 54 Flash Memory 8 Caution ...
Страница 1032: ...1016 Chapter 55 Flash Security 4 Register ...
Страница 1034: ...1018 Chapter 56 Electrical Specification ...
Страница 1035: ...FR60 MB91460 Series Hardware Manual European Microcontroller Design Centre Author MBo ...
Страница 1036: ......
Страница 1038: ......