169
Chapter 11 Memory Controller
8.Explanations of Registers
8. Explanations of Registers
●
FLASH Interface Control Register
FLASH Memory Control and Status Register (FMCS)
• BIT[31]: ASYNC - ASYNChronous access enable
The ASYNC bit is cleared at reset, which enables the fast synchronous FLASH access mode by default. To switch
to asynchronous mode, set this bit (however it is basically not recommended to set this bit, neither in read nor in
write access).
• BIT[30]: FIXE - FIXed reset and mode vector Enable
The FIXE bit is set by default.
To enable FLASH access on address 0x000ffff8 and 0x000ffffc, clear this bit.
0
Synchronous FLASH access (default)
1
Asynchronous FLASH access
0
Disable FMV/FRV and enable FLASH access at mode vector address
1
Output the fixed mode or reset vector at address hit (default)
ASYNC
FIXE
(BIRE)
RDYEG
RDY
RDYI
RW16
LPM
⇐
Bit no.
Read/write
⇒
(R/W) (R/W) (R/W)
(R)
(R)
(R/W) (R/W) (R/W)
Default value
⇒
(0)
(1)
(1)
(0)
(1)
(0)
(0)
(0)
Control Register byte 0
Address : 7000
H
31
30
29
28
27
26
25
24
FMCS
-
-
-
-
LOCK PHASE
PF2I
RD64
⇐
Bit no.
Read/write
⇒
(-)
(-)
(-)
(-)
(R/W) (R/W) (R/W) (R/W)
Default value
⇒
(X)
(X)
(X)
(X)
(0)
(0)
(0)
(0)
Address : 7001
H
23
22
21
20
19
18
17
16
Control Register byte 1
FMCR
-
-
-
-
-
-
REN
(TAGE)
⇐
Bit no.
Read/write
⇒
(-)
(-)
(-)
(-)
(-)
(-)
(R/W) (R/W)
Default value
⇒
(X)
(X)
(X)
(X)
(X)
(X)
(0)
(0)
Control Register byte 2
Address : 7002
H
15
14
13
12
11
10
9
8
FCHCR
FLUSH (DBEN) PFEN PFMC
LOCK
ENAB
SIZE1 SIZE0
⇐
Bit no.
Read/write
⇒
(R/W) (R/W) (R/W) (R/W) (R/W) (R/W) (R/W) (R/W)
Default value
⇒
(1)
(0)
(0)
(0)
(0)
(0)
(1)
(1)
Address : 7003
H
7
6
5
4
3
2
1
0
FCHCR
Control Register byte 3
Содержание FR Family FR60 Lite
Страница 2: ...FUJITSU LIMITED ...
Страница 3: ...FR60 32 BIT MICROCONTROLLER MB91460 Series User s Manual ...
Страница 15: ...xi ...
Страница 16: ...xii ...
Страница 38: ...22 Chapter 2 MB91460 Rev A Rev B Overview 4 Block Diagram ...
Страница 128: ...112 Chapter 4 CPU Architecture 9 Addressing ...
Страница 153: ...137 Chapter 8 Device State Transition 3 State Transition Diagram ...
Страница 154: ...138 Chapter 8 Device State Transition 3 State Transition Diagram ...
Страница 169: ...153 Chapter 9 Reset 10 Caution ...
Страница 170: ...154 Chapter 9 Reset 10 Caution ...
Страница 180: ...164 Chapter 10 Standby 7 Q A ...
Страница 182: ...166 Chapter 10 Standby 8 Caution ...
Страница 199: ...183 Chapter 12 Instruction Cache 2 Main body structure Figure 2 3 I Cache Address Map ...
Страница 200: ...184 Chapter 12 Instruction Cache 2 Main body structure Figure 2 4 I Cacheable Area ...
Страница 222: ...206 Chapter 13 Clock Control 8 Caution ...
Страница 232: ...216 Chapter 14 PLL Interface 7 Caution ...
Страница 236: ...220 Chapter 15 CAN Clock Prescaler 3 Registers ...
Страница 288: ...272 Chapter 19 Timebase Timer 8 Caution ...
Страница 314: ...298 Chapter 22 Main Oscillation Stabilisation Timer 8 Caution ...
Страница 326: ...310 Chapter 23 Sub Oscillation Stabilisation Timer 8 Caution ...
Страница 348: ...332 Chapter 25 External Interrupt 8 Caution ...
Страница 398: ...382 Chapter 26 DMA Controller 6 DMA External Interface ...
Страница 402: ...386 Chapter 27 Delayed Interrupt 8 Caution ...
Страница 412: ...396 Chapter 28 Bit Search 8 Caution ...
Страница 521: ...505 Chapter 30 I O Ports 3 Port Register Settings ...
Страница 522: ...506 Chapter 30 I O Ports 3 Port Register Settings ...
Страница 549: ...533 Chapter 31 External Bus 2 External Bus Interface Registers is set to the high impedance state ...
Страница 574: ...558 Chapter 31 External Bus 4 Endian and Bus Access Byte Access ...
Страница 628: ...612 Chapter 31 External Bus 13 Notes on Using the External Bus Interface ...
Страница 706: ...690 Chapter 33 I2C Controller 4 Programming Flow Charts ...
Страница 748: ...732 Chapter 34 CAN Controller 4 CAN Application ...
Страница 762: ...746 Chapter 35 Free Run Timer 8 Caution ...
Страница 790: ...774 Chapter 37 Output Compare 8 Caution ...
Страница 838: ...822 Chapter 39 Programmable Pulse Generator 8 Caution ...
Страница 850: ...834 Chapter 40 Pulse Frequency Modulator 4 PFM Operation and Setting ...
Страница 886: ...870 Chapter 42 Sound Generator 3 Registers ...
Страница 900: ...884 Chapter 43 Stepper Motor Controller 4 Caution ...
Страница 939: ...923 Chapter 47 LCD Controller 3 Configuration Figure 3 2 Register List ...
Страница 943: ...927 Chapter 47 LCD Controller 4 Registers Correspondence between VRAM and Common Segment Pins ...
Страница 964: ...948 Chapter 48 Clock Monitor 8 Caution ...
Страница 994: ...978 Chapter 51 Low Voltage Reset Interrupt 3 Registers ...
Страница 998: ...982 Chapter 52 Regulator Control 3 Registers ...
Страница 1008: ...992 Chapter 53 Fixed Mode Reset Vector BOOT ROM 5 Bootloader Update Strategy ...
Страница 1024: ...1008 Chapter 54 Flash Memory 8 Caution ...
Страница 1032: ...1016 Chapter 55 Flash Security 4 Register ...
Страница 1034: ...1018 Chapter 56 Electrical Specification ...
Страница 1035: ...FR60 MB91460 Series Hardware Manual European Microcontroller Design Centre Author MBo ...
Страница 1036: ......
Страница 1038: ......