Revision History
MCF52235 ColdFire® Integrated Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
B-10
Table 14-1 / Page 14-5
Corrected register name at offset $007C to “PDSR” instead of “PDRR”.
Section 14.6.5.4 / Page 14-14 Added clear references to footnotes of Figures 14-25, 14-26, and 14-27.
Section 18.5.4.5 / Page 18-25 Added note about loss of functionality when using external PHY.
Section 18.5.4.7 / Page 18-28 Changed formula in paragraph above Table 18-19 to “... 1/(2*5)” instead of “... 1/10” to match
layout of equation in Table 18-18 better.
Table 18-19 / Page 18-29
Changed system clock frequency from 66 MHz to 60 MHz to reflect highest possible clock
frequency.
Section 19.2.9 / Page 19-4
Replaced “Flashes in half-duplex mode when a collision occurs on the network...” with “Flashes
when a collision occurs on a network in half duplex mode...”.
Section 20.4
Removed duplicate register figures.
Section 27.6.1 / Page 27-12 Added missing line of code to note:
I2CR = 0x80
; re-enable
Section 27.6.2 / Page 27-13 Replaced instances of MBB with IBB.
Section 29.2
Replaced “Address” with “IPSBAR Offset” in the register figures.
Table 6. MCF52235RM Rev. 0 to Rev. 1 Changes (continued)
Location in Rev. 0
Description
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:MCF52234CVM60,
MCF52235CVM60