![Freescale Semiconductor MCF52230 ColdFire Скачать руководство пользователя страница 658](http://html1.mh-extra.com/html/freescale-semiconductor/mcf52230-coldfire/mcf52230-coldfire_reference-manual_2330648658.webp)
Revision History
MCF52235 ColdFire® Integrated Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
B-8
Figure 15-6 / Page 15-9
Changed field label from INTFRCL[16:1] to INTFRCL[15:1].
Section 15.3
Replaced references to IPSBAR with proper reference to ICBA in register figures.
Section 15.3.3 / Page 15-10 Removed duplicate INTFRCLn register figure (Figure 15-7).
Table 15-14 / Page 15-15
Corrected FlexCAN section such that source descriptions and flag clearing mechanisms match
the corresponding flags.
Section 15.3.7 / Page 15-17 Changed the placeholder letter in the register name from “n” to “m” (i.e., LmIACK).
Chapter 17
• Added clarifying text and reference to Table 17-1 to footnote of CFMSEC, CFMPROT,
CFMSACC, and CFMDACC registers.
• Added missing titles to register field description tables.
• Changed prefix for hexadecimal numbers from $ to 0x.Updated register addresses to include
correct IPSBAR offsets.
Section 17.3 / Page 17-4
Added definition and description of FLASHBAR register.
Chapter 20
• Added missing registers to Table 20-1.
• Updated register figures to include proper register names and addresses.
• Combined Sections 20.3.4 and 20.3.4.1, and revised text to clarify the structure of the BCRn
and DSRn registers.
• Added missing figure and bit descriptions for the DCRn registers.
Section 21.6 / Page 21-8
• Added cross-reference to CFMCLKD register.
• Changed “f
SYS
” to “f
SYS/2
”.
• Updated values and examples to reflect the 60 MHz system clock.
• Added clarifying text to example for calculating FCLK.
Chapter 22
Deleted references to nonexistent PIT2 and PIT3 modules.
Chapter 24
Changed signal names DTnIN to DTINn and DTnOUT to DTOUTn to match the convention used
in the rest of the document.
Section 24.1.2 / Page 24-2
• Changed maximum timeout period from 266,521 seconds (~74 hours) to 293,203 s
(~81 hours) and related frequency from 66 MHz to 60 MHz.
• Changed resolution from 15 ns to 17 ns and related frequency from 66 MHz to 60 MHz.
Section 24.4.2 / Page 24-10 Changed example frequency from 66 MHz to 60 MHz and the result of Equation 24-2 from
2.00 seconds to 2.20 seconds.
Section 25.1.3 / Page 25-2
• Changed minimum baud rate from 129.4 Kbps to 117.6 Kbps.
• Changed maximum baud rate from 16.6 Mbps to 15 Mbps.
• Changed frequency from 66 MHz to 60 MHz.
Table 25-8 / Page 25-14
• Changed internal bus clock speed from 66 MHz to 60 MHz.
• Changed QSPI_CLK values to match the correct 60 MHz clock speed per Equation 25-1
(15 MHz, 7.5 MHz, 3.75 MHz, 1.88 MHz, 937.5 kHz, and 117.6 kHz for QMR = 2, 4, 8, 16, 32,
and 255, respectively).
Section 25.5 / Page 25-16
Changed step 1 from “... a QSPI_CLK frequency of 4.125 MHz (assuming a 66-MHz...” to “...a
QSPI_CLK frequency of 3.75 MHz (assuming a 60-MHz...”.
Chapter 26
Changed signal names to match the convention used in the rest of the document (DTnIN to
DTINn, DTnOUT to DTOUTn, UnRTS to URTSn, UnCTS to UCTSn, UnRXD to URXDn, UnTXD
to UTXDn).
Section 26.4.1.2.1 / Page
26-19
• Changed numerator in Equation 26-1 from f
sys/2
to f
sys
.
• Changed values in Equation 26.2 to reflect a 60-MHz clock.
Chapter 28
Deleted superfluous Table 28-5.
Table 5. MCF52235RM Rev. 1 to Rev. 2 Changes (continued)
Location in Rev. 1
Description
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:MCF52234CVM60,
MCF52235CVM60