![Freescale Semiconductor MCF52230 ColdFire Скачать руководство пользователя страница 655](http://html1.mh-extra.com/html/freescale-semiconductor/mcf52230-coldfire/mcf52230-coldfire_reference-manual_2330648655.webp)
Revision History
MCF52235 ColdFire® Integrated Microcontroller Reference Manual, Rev. 6
B-5
Freescale Semiconductor
B.4
Changes between Rev. 2 and Rev. 3
Section 31.6.2 / Page 31-43 Added the following note at the end of this section:
The debug module requires the use of the internal bus to perform BDM commands. For this
processor core, if the processor is executing a tight loop that is contained within a single aligned
longword, the processor may never grant the internal bus to the debug module, for example:
align4
label1:
nop
bra.b label1
or
align4
label2:
bra.w label2
The processor grants the internal bus if these loops are forced across two longwords.
Figure 32-2 / Page 32-4
Updated the IDCODE register figure to indicate that the reset values for both PRN and PIN are
device-dependent.
Appendix A
Deleted entries for nonexistent CACR, ACR0, and ACR1 registers.
Table 4. MCF52235RM Rev. 2 to Rev. 3 Changes
Location in Rev. 2
Description
Throughout
Formatting, layout, spelling, and grammar corrections.
Section 6.5.1.3 / Page 6-5
Changed field name from “External entropy” to “ENT”.
Section 6.5.1.4 / Page 6-6
Changed field name from “Random output” to “RANDOM_OUTPUT”.
Chapter 7
Added field description tables to Sections 7.7.1.3, 7.7.1.4, and 7.7.1.5.
Section 8.4.2 / Page 8-13
Replaced erroneous sample assembly code for RTC initialization with valid C code.
Table 9-2 / Page 9-2
Deleted superfluous table.
Table 12-6 / Page 12-5
Added missing part identification number for the MCF52231.
Figure 13-5 / Page 13-9
Corrected name of bit 0 (was CWTIC, is CWTIF).
Chapter 15
Added missing information on GSWIACK and GLmIACK registers.
Section 11.1.2 / Page 11-1
Removed text “...within the 256-MByte address space (0x8000_0000-0x8FFF_FFFF)”.
Table 11-2 / Page 11-2
Removed text “...within the processor’s 256-MByte address space...” and “For proper operation,
the base address must be set to between 0x8000_0000 and 0x8FFF-8C000.”.
Chapter 14
• Changed naming convention for the port pin data/set data registers:
Was: PORTnP/SETn (e.g., PORTNQP/SETNQ)
Is: SETn (e.g., SETNQ)
• Changed naming convention for the bits in the port pin data/set data registers:
Was: PORTnPx (e.g., PORTNQP6)
Is: SETnx (e.g., SETNQP6)
Section 14.6.5.4 / Page 14-14 Changed PDSR definition (was PDSR [48 bits], is PDSR0 [32 bits] and PDSR1 [16 bits]).
Figure 16-3 / Page 16-4
Replaced register figure with correct 8-bit version.
Section 17.3.2 / Page 17-4
Deleted erroneous reference to external boot mode.
Table 18-11 / Page 18-19
Added RMON_R_DROP counter.
Table 3. MCF52235RM Rev. 3 to Rev. 4 Changes (continued)
Location in Rev. 3
Description
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:MCF52234CVM60,
MCF52235CVM60