![Freescale Semiconductor MCF52230 ColdFire Скачать руководство пользователя страница 652](http://html1.mh-extra.com/html/freescale-semiconductor/mcf52230-coldfire/mcf52230-coldfire_reference-manual_2330648652.webp)
Revision History
MCF52235 ColdFire® Integrated Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
B-2
Table 12-5 / Page 12-5
• Added missing information to the RCON[RLOAD] and RCON[MODE] field descriptions.
• Deleted the sentence “The default mode can be overridden during reset configuration” from
the RCON[MODE] field description.
Table 13-1 / Page 13-2
Corrected PACRn addresses.
Section 13.5.4 / Page 13-8
Updated the section to reflect the fact that the CWT does not cause a hardware reset.
Table 13-12 / Page 13-18
Added an entry for PACR5 and a footnote to clarify the meaning of “—”.
Section 15-1 / Page 15-2
Deleted the sentence beginning with “For many peripheral devices...”.
Table 15-3 / Page 15-6
Deleted the entry for the (nonexistent) GSWIACK register.
Table 15-13 / Page 15-13
Added the missing EPHY interrupt source (36).
Section 15.3.8 / Page 15-19 Deleted references to the (nonexistent) GSWIACK register.
Chapter 17
Added the section “EzPort Lockout Recovery”.
Figure 17-3 / Page 17-5
Updated the FLASHBAR figure to show that WP is read-only with a reset value of 1.
Section 18.4.6 / Page 18-7
Added a subsection, “Duplicate Frame Transmission”.
Table 18-9 / Page 18-17
Corrected the ending address of the MIB block counters In the top-level module memory map
(was 0x13FF, is 0x12FF).
Section 20.4 / Page 20-12
Deleted the sentence “BCRn decrements when an address transfer write completes for a
single-address access (DCRn[SAA] = 0), or when SAA equals 1.”
Figure 26-6 / Page 26-9
Added a note to clarify the UCSRn reset values.
Figure 26-22 / Page 26-21
• Corrected the label of the top signal (was UnTXD, is UnRXD).
• Corrected the text in the footnote (was TXRTS, is RXRTS).
Figure 26-23 / Page 23-24
Corrected the UnTXD label (was “Input”, is “Output”).
Figure 26-25 / Page 26-24
• Corrected a label on the bottom row (was UMR1n[PT]=2, is UMR1n[PT]=1).
• Deleted duplicate UMR1n[PM]=11 label.
Section 26.4.6 / Page 26-26 • Reordered and renumbered the subsections.
• Added example DMA configuration steps.
Table 28-19 / Page 28-20
Changed the description for SEL_VREFH=0 and SEL_VREFL=0 (were “Internal VRx”, are
“VRH” and “VRL”, respectively).
Section 29.3.2.5.1 / Page
29-18
Added missing numerical values to the output example.
Section 29.3.2.6.1 / Page
29-20
Added missing numerical values to the output example.
Section 30.5.1 / Page 30-29 Corrected the section to reflect the fact that there are 19 total FlexCAN interrupts (added 16
individual interrupts per MB).
Table 31-4 / Page 31-6
Changed the reset values for PBR1, PBR2, and PBR3 (was “0x0000_0000”, is “See Section”).
Section 31.5.1 / Page 31-19 Combined second and third sentences in bullet #2 (was “This type of halt is always first made
pending in the processor. Next, the processor samples for pending halt and interrupt conditions
once per instruction”, is “This type of halt is always first marked as pending in the pocessor,
which samples for pending halt and interrupt conditions once per instruction”.)
Appendix A
• Corrected PACRn addresses.
• Deleted the entry for the (nonexistent) GSWIACK register.
Table 2. MCF52235RM Rev. 4 to Rev. 5 Changes (continued)
Location in Rev. 4
Description
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:MCF52234CVM60,
MCF52235CVM60