Note
The current, power, and energy meter registers are provisional and subject to characterization on the
RevB boards.
The following table shows the registers in address offset order from the base memory address.
Table 4-137 N1 SDP APB system register summary
Offset
Name
Type Reset
Width Description
0x00D0
SYS_I_SYS
RO
0x0000_0000
32
See
.
0x00D4
SYS_I_CL0
RO
0x0000_0000
32
See
.
0x00D8
SYS_I_PCIE
RO
0x0000_0000
32
See
.
0x00DC
SYS_I_CL1
RO
0x0000_0000
32
See
.
0x00E0
SYS_V_SYS
RO
0x0000_0000
32
See
0x00E4
SYS_V_ CL0
RO
0x0000_0000
32
See
0x00E8
SYS_V_PCIE
RO
0x0000_0000
32
See
.
0x00EC
SYS_V_ CL1
RO
0x0000_0000
32
See
.
0x00F0
SYS_POW_SYS
RO
0x0000_0000
32
See
0x00F4
SYS_POW_ CL0
RO
0x0000_0000
32
See
0x00F8
SYS_POW_PCIE
RO
0x0000_0000
32
See
0x00FC
SYS_POW_ CL1
RO
0x0000_0000
32
See
0x0100
SYS_ENM_L_SYS
RW
0x0000_0000
32
See
0x0104
SYS_ENM_H_SYS
RW
0x0000_0000
32
See
0x0108
SYS_ENM_L_CL0
RW
0x0000_0000
32
See
.
0x010C
SYS_ENM_H_ CL0
RW
0x0000_0000
32
See
.
0x0110
SYS_ENM_L_PCIE
0x0000_0000
32
See
0x0114
SYS_ENM_H_PCIE
RW
0x0000_0000
32
See
0x0118
SYS_ENM_L_CL1
RW
0x0000_0000
32
See
.
0x011C
SYS_ENM_H_CL1
RW
0x0000_0000
32
See
.
0x0120
SYS_I_DDR0
RO
0x0000_0000
32
See
.
0x0124
SYS_I_DDR1
RO
0x0000_0000
32
See
.
0x0128
SYS_V_ DDR0
RO
0x0000_0000
32
See
.
0x012C
SYS_V_ DDR1
RO
0x0000_0000
32
See
.
4 Programmers model
4.7 APB energy meter registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-207
Non-Confidential - Beta