Table 4-15 SSC_DBGCFG_SET Register bit assignments
Bits
Name
Type
Function
[31:8]
-
-
Reserved.
[7]
SPIDEN_SEL_SET
RO
Sets SPIDEN_SEL_STAT to
0b1
:
0b0
: No effect.
0b1
: Set SPIDEN_SEL_STAT to
0b1
.
[6]
SPIDEN_INT_SET
RO
Sets SPIDEN_INT_STAT to
0b1
:
0b0
: No effect.
0b1
: Set SPIDEN_INT_STAT to
0b1
.
[5]
SPNIDEN_SEL_SET
RO
Sets SPNIDEN_SEL_STAT to
0b1
:
0b0
: No effect.
0b1
: Set SPNIDEN_INT_STAT to
0b1
.
[4]
SPNIDEN_INT_SET
RO
Sets SPNIDEN_INT_STAT to
0b1
:
0b0
: No effect.
0b1
: Set SPNIDEN_INT_STAT to
0b1
.
[3]
DEVICEEN_SEL_SET
RO
Sets DEVICEEN_SEL_STAT to
0b1
:
0b0
: No effect.
0b1
: Set DEVICEEN_SEL_STAT to
0b1
.
[2]
DEVICEEN_INT_SET
RO
Sets DEVICEEN_INT_STAT to
0b1
:
0b0
: No effect.
0b1
: Set DEVICEEN_INT_STAT to
0b1
.
[1:0]
-
-
Reserved.
4.4.4
SSC_DBGCFG _CLR Register
The SSC_DBGCFG _CLR Register characteristics are:
Purpose
The SSC_DBGCFG _CLR register is a Secure access only write-only memory mapped register.
This register is associated with the SSC_DBGCFG _STAT register. Writing
0b1
to a particular
field in the SSC_DBGCFG _CLR register clears the corresponding bit in the SSC_DBGCFG
_STAT register to
0b0
.
Usage constraints
This register is write-only.
Configurations
Available in all N1 board configurations.
Memory offset and full register reset value
See
4.4.1 System Security Control registers summary
The following table shows the SSC_DBGCFG _CLR Register bit assignments.
4 Programmers model
4.4 System Security Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-109
Non-Confidential - Beta