Table 4-7 CoreSight debug and trace memory map (continued)
Address range
Size Description
From
To
0x04_0100_1000 0x04_0100_1FFF
4KB
EXP CTI0/CTI1
0x04_0100_2000 0x04_0100_2FFF
4KB
PCIE PHY PIPE ELA
0x04_0100_3000 0x04_0100_3FFF
4KB
DDR PHY0 ELA
0x04_0100_4000 0x04_0100_4FFF
4KB
DDR PHY1 ELA
0x04_0100_5000 0x04_0100_5FFF
4KB
CCIX PHY PIPE ELA
0x04_0100_6000 0x04_0100_6FFF
4KB
CCIX/PCIE PIPE ELA
0x04_0100_7000 0x04_0100_7FFF
4KB
EXP CTI2
0x04_0202_0000 0x04_0202_FFFF
64KB CLUS0 CTI
0x04_020C_0000 0x04_020C_FFFF
64KB CLUS0 ELA
0x04_020D_0000 0x04_020D_FFFF
64KB CLUS0 CLUS ELA
0x04_020E_0000 0x04_020E_FFFF
64KB CLUS0 CLUS CTI
4 Programmers model
4.2 N1 SDP memory maps
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-92
Non-Confidential - Beta