Table 4-32 SCC registers summary (continued)
Offset
Name
Type
Reset
Width Description
0x0168
SCP_BOOT_ADR
RW/RO
0x0000_0000
32
See
0x016C
MCP_BOOT_ADR
RW/RO
0x0000_0000
32
See
.
0x0170
PLATFORM_CTRL
RW/RO
0x0000_0000
32
See
.
0x0174
TARGETIDAPP
RW/RO
0x07B0_0477
32
See
.
0x0178
TARGETIDSCP
RW/RO
0x07B1_0477
32
See
.
0x017C
TARGETIDMCP
RW/RO
0x07B2_0477
32
See
0x0180
BOOT_GPR0
RW/RO
0x0000_0000
32
See
0x0184
BOOT_GPR1
RW/RO
0x0000_0000
32
See
0x0188
BOOT_GPR2
RW/RO
0x0000_0000
32
See
0x018C
BOOT_GPR3
RW/RO
0x0000_0000
32
See
0x0190
BOOT_GPR4
RW/RO
0x0000_0000
32
See
0x0194
BOOT_GPR5
RW/RO
0x0000_0000
32
See
0x0198
BOOT_GPR6
RW/RO
0x0000_0000
32
See
0x019C
BOOT_GPR7
RW/RO
0x0000_0000
32
See
0x01A0
INSTANCE_ID
RW/RO
0x0000_0000
32
See
0x01A4
PCIE_BOOT_CTRL
RW
0x0000_0003
32
See
4.5.62 PCIE_BOOT_CTRL Register
0x01B4
DBG_AUTHN_CTRL
RW
0x0000_0007
32
See
4.5.63 DBG_AUTHN_CTRL Register
0x01B8
CTI0_CTRL
RW
0x0000_0000
32
See
.
0x01BC
CTI1_CTRL
RW
0x0000_0000
32
See
.
0x01C0
CTI0TO3_CTRL
RW
0x0000_0000
32
See
.
0x01C4
MCP_WDOGCTI_CTRL
RW
0x0000_0000
32
See
4.5.67 MCP_WDOGCTI_CTRL Register
0x01C8
SCP_WDOGCTI_CTRL
RW
0x0000_0000
32
See
4.5.68 SCP_WDOGCTI_CTRL Register
0x01CC
DBGEXPCTI_CTRL
RW
0x0000_0000
32
See
4.5.69 DBGEXPCTI_CTRL Register
0x01D0
PCIE_PM_CTRL
RW/RO
0x0000_0000
32
See
0x01D4
CCIX_PM_CTRL
RW/RO
0x0000_0000
32
See
4 Programmers model
4.5 Serial Configuration Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-123
Non-Confidential - Beta