Purpose
The SSC_CHIPID_ST register stores the CHIPID status for the node when there are multiple
sockets.
Usage constraints
This register is read-only.
Configurations
Available in all N1 board configurations.
Memory offset and full register reset value
See
4.4.1 System Security Control registers summary
The following table shows the SSC_CHIPID_ST Register bit assignments.
Table 4-23 SSC_CHIPID_ST Register bit assignments
Bits
Name
Type
Function
[31:8]
-
-
Reserved.
[8]
MULTI_CHIP_MODE
RO
Multi-chip mode tie-off value.
0b0
: Single chip.
0b1
: Multi-chip.
Reset value
0b0
.
[7:6]
-
-
Reserved.
[5:0]
CHIP_ID
RO
Tie-off value in multi-chip mode. This is
0b0
for single chip mode.
Reset value
0b000000
4.4.12
SSC_PID4 Register
The SSC_PID4 Register characteristics are:
Purpose
Stores peripheral identification information.
Usage constraints
This register is read-only.
Configurations
Available in all N1 board configurations.
Memory offset and full register reset value
See
4.4.1 System Security Control registers summary
The following table shows the SSC_PID4 Register bit assignments.
4 Programmers model
4.4 System Security Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-114
Non-Confidential - Beta