Table 4-32 SCC registers summary
Offset
Name
Type
Reset
Width Description
0x0004
PMCLK_DIV
RW/RO
0x0001_0001
32
See
.
0x000C
SYSAPBCLK_CTRL
RW/RO
0x0000_0101
32
See
.
0x0010
SYSAPBCLK_DIV
RW/RO
0x0013_0013
32
See
0x0018
IOFPGA_TMIF2XCLK_CTRL RW/RO
0x0000_0101
32
See
4.5.5 IOFPGA_TMIF2XCLK_CTRL Register
0x001C
IOFPGA_TMIF2XCLK_DIV
RW/RO
0x0000_0000
32
See
4.5.6 IOFPGA_TMIF2XCLK_DIV Register
0x0024
IOFPGA_TSIF2XCLK_CTRL RW/RO
0x0000_0101
32
See
4.5.7 IOFPGA_TSIF2XCLK_CTRL Register
0x0028
IOFPGA_TSIF2XCLK_DIV
RW/RO
0x000B_000B
32
See
4.5.8 IOFPGA_TSIF2XCLK_DIV Register
0x0030
SCPNICCLK_CTRL
RW/RO
0x0000_0101
32
See
0x0034
SCPNICCLK_DIV
RW/RO
0x0000_0000
32
See
0x003C
SCPI2CCLK_CTRL
RW/RO
0x0000_0101
32
See
4.5.11 SCPI2CCLK_CTRL Register
.
0x0040
SCPI2CCLK_DIV
RW/RO
0x000F_000F
32
See
0x0048
SCPQSPICLK_CTRL
RW/RO
0x0000_0101
32
See
4.5.13 SCPQSPICLK_CTRL Register
0x004C
SCPQSPICLK_DIV
RW/RO
0x0000_0000
32
See
4.5.14 SCPQSPICLK_DIV Register
0x0054
SENSORCLK_CTRL
RW/RO
0x0000_0101
32
See
4.5.15 SENSORCLK_CTRL Register
0x0058
SENSORCLK_DIV
RW/RO
0x0017_0017
32
See
.
0x0060
MCPNICCLK_CTRL
RW/RO
0x0000_0101
32
See
4.5.17 MCPNICCLK_CTRL Register
0x0064
MCPNICCLK_DIV
RW/RO
0x0000_0000
32
See
.
0x006C
MCPI2CCLK_CTRL
RW/RO
0x0000_0101
32
See
4.5.19 MCPI2CCLK_CTRL Register
0x0070
MCPI2CCLK_DIV
RW/RO
0x0017_0017
32
See
.
0x0078
MCPQSPICLK_CTRL
RW/RO
0x0000_0101
32
See
4.5.21 MCPQSPICLK_CTRL Register
0x007C
MCPQSPICLK_DIV
RW/RO
0x0000_0000
32
See
4.5.22 MCPQSPICLK_DIV Register
0x0084
PCIEAXICLK_CTRL
RW/RO
0x0000_0101
32
See
4.5.23 PCIEAXICLK_CTRL Register
4 Programmers model
4.5 Serial Configuration Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-121
Non-Confidential - Beta