Application Processor memory map
0x00_0000_0000
Expansion AXI
(IOFPGA TLX master interface)
Reserved
Subsystem peripherals
CMN-600 GPV
Expansion AXI1
DRAM0
Reserved
CoreSight subsystem
Expansion AXI2
DRAM1
DRAM2
0x00_0800_0000
0x00_2000_0000
0x00_2A00_0000
0x00_5000_0000
0x00_6000_0000
0x00_8000_0000
0x01_0000_0000
0x04_0000_0000
0x05_0000_0000
0x80_8000_0000
0x100_0000_0000
0x3FF_FFFF_FFFF
CCIX root complex
configuration space (APB)
Reserved
0x00_6000_0000
0x00_6080_0000
0x00_6085_0000
0x00_6086_0000
0x00_6200_0000
PCIe root complex configuration
space (APB)
Peripherals
Peripherals
SCP/MCP backup boot memory
Peripherals
0x00_0800_0000
0x00_1400_0000
0x00_1C00_0000
0x00_1800_0000
PCIe msg (APB)
PCIe PHY (APB)
Reserved
0x00_6000_1000
Reserved
IOFPGA TLX master interface
PCIe MMI064 memory space
(PCIe slave AXI)
CCIX MMI064 memory space
(CCIX slave AXI)
0x05_0000_0000
0x09_0000_0000
0x29_0000_0000
0x49_0000_0000
PCIe ECAM configuration space
(PCIe slave AXI)
0x00_7000_0000
CCIX MM032 memory space
(CCIX slave AXI)
0x00_6920_0000
CCIX ECAM configuration space
(CCIX slave AXI)
0x00_6800_0000
Reserved
NIC-400 SoC GPV
Reserved
0x00_6280_0000
0x00_6285_0000
0x00_6286_0000
0x00_6400_0000
0x00_6410_0000
0x00_6411_0000
GPIO
Reserved
0x00_6900_0000
Reserved
0x00_6D20_0000
Reserved
0x00_7520_0000
PCIe MMI032 memory space
(PCIe slave AXI)
0x00_7120_0000
Reserved
0x00_7100_0000
CCIX msg (APB)
CCIX PHY (APB)
Reserved
0x00_6200_1000
Secure boot ROM
Reserved
Trusted RAM
Reserved
Non-trusted ROM
Reserved
Non-trusted RAM
Reserved
0x00_0008_0000
0x00_0400_0000
0x00_0408_0000
0x00_0500_0000
0x00_0508_0000
0x00_0600_0000
0x00_0608_0000
Boot region
0x00_0000_0000
Figure 4-1 AP memory map
The following table shows the N1 SDP AP memory map. Undefined locations of the memory map are
reserved. Software must not attempt to access these locations.
4 Programmers model
4.2 N1 SDP memory maps
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-77
Non-Confidential - Beta