Table 4-12 MCP interrupts (continued)
ID
Source
Description
25-18
GPIO
GPIO individual IRQ [7:0]
32-26
-
Reserved
33
MCP REFCLK Generic Timer
REFCLK Physical Timer interrupt
34
Non-secure AP2MCP MHU
MHU Non-Secure interrupt
35
-
Reserved
36
AP2MCP Secure MHU
MHU Secure interrupt
37
CTI
CTI Trigger 0
38
CTI
CTI Trigger 1
41-39
-
Reserved
42
MCP_UART0_INT
Always-on UART interrupt
83-43
MCP_UART1_INT
Always-on UART interrupt
84
MCP2SCP MHU Non-secure Interrupt
MCP2SCP MHU High Priority Interrupt
85
MCP2SCP MHU Secure Interrupt
MCP2SCP MHU High Priority Interrupt
93-86
-
Reserved
94
MMU_TBU_RASIRPT[NUM_TBUS-1:0] Consolidated MMU RAS for the interrupt coming from multiple TCUs
95
MMU_TBU_RASIRPT[NUM_TBUS-1:0] Consolidated TBU for the interrupts coming from multiple TBUs
96
INTREQPPU
PPU interrupt from CMN-600
97
INTREQERRNS
Non-secure error handling interrupt from CMN-600
98
INTREQERRS
Secure error handling interrupt from CMN-600
99
INTREQFAULTS
Secure Fault handling interrupt from CMN-600
100
INTREQFAULTNS
Non-secure Fault handling interrupt from CMN-600
101
INTREQPMU
PMU count overflow interrupt
138-102 -
Reserved
139
MCP WS1
MCP Watchdog reset
179-140 SYSPLL_LOCK
Sys PLL Lock
180
DMC0 Interrupts
DMC0 _misc oflow
181
DMC0 _err_oflow
182
DMC0 _ecc_err_int
183
DMC0 _misc_access_int
184
DMC0 _temperature_event_int
185
DMC0 _failed_access_int
186
DMC0 _mgr_int
4 Programmers model
4.3 N1 SoC interrupt maps
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-103
Non-Confidential - Beta