Table 4-100 DBGEXPCTI_CTRL Register bit assignments
Bits
Name
Type
Function
[31:24] TODBGENSEL2
RW
CTI2 TODBGENSEL input.
Reset value
0x00
.
[23:16] TINIDENSEL2
RW
CTI2 TINIDENSEL input.
Reset value
0x00
.
[15:8]
TODBGENSEL1
RW
CTI1 TODBGENSEL input.
Reset value
0x00
.
[7:0]
TINIDENSEL1
RW
CTI1 TINIDENSEL input.
Reset value
0x00
.
4.5.70
PCIE_PM_CTRL Register
The PCIE_PM_CTRL Register characteristics are:
Purpose
PCIe power control register.
Usage constraints
Bit[1] is read-only. Bit[0] is read/write.
Configurations
Available in all N1 board configurations.
Memory offset and full register reset value
See
4.5.1 Serial Configuration Control registers summary
The following table shows the PCIE_PM_CTRL Register bit assignments.
Table 4-101 PCIE_PM_CTRL Register bit assignments
Bits
Name
Type
Function
[31:2]
-
-
Reserved.
[1]
PM_ACK
RO
PCIe powerup acknowledgement:
0b0
: Not acknowledge.
0b1
: Acknowledge.
Reset value
0b0
.
[0]
PM_REQ
RW
PCIe powerup request:
0b0
: No effect.
0b1
: Request powerup.
Reset value
0b0
.
4.5.71
CCIX_PM_CTRL Register
The CCIX_PM_CTRL Register characteristics are:
Purpose
CCIX power control register.
4 Programmers model
4.5 Serial Configuration Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-175
Non-Confidential - Beta