Table B-2 Differences between issue 101489_0000_00 and issue 101489_0000_01 (continued)
Change
Location
Affects
Added AP, SCP, and MCP interrupt information.
4.3.1 Application Processor interrupt map
4.3.2 System Control Processor interrupt
map
4.3.3 Manageability Control Processor
interrupt map
All board
versions
Added system register information.
4.4 System Security Control registers
All board
versions
Table B-3 Differences between issue 101489_0000_01 and issue 101489_0000_02
Change
Location
Affects
Added description of how to gain access to ATX
power cables for external hard drives.
1.5 Accessing the ATX power cables
All board
versions
Clarified description of private L2 unified cache in
each cluster to say that it is 1MB for each core.
All board
versions
Added details of boot region in Application
Processor memory map.
4.2.1 Application Processor memory map
All board
versions
Clarified PCIe and CCIX information in Application
Processor memory map.
4.2.1 Application Processor memory map
All board
versions
Added GICR to Application Processor subsystem
peripherals memory map.
4.2.2 Application Processor subsystem
peripherals memory map
All board
versions
Added details of memory controller to System
Control Processor memory map.
4.2.5 System Control Processor memory
map
All board
versions
Modified register names.
All board
versions
Updated CE Conformance Notice.
All board
versions
B Revisions
B.1 Revisions
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
Appx-B-241
Non-Confidential - Beta