
Epson Research and Development
Page 45
Vancouver Design Center
Hardware Functional Specification
SED1352
Issue Date: 99/07/28
X16-SP-001-16
Figure 26: 8-Bit Dual Monochrome Panel Timing
LP : 2 4 0 P U LS E S
LP
XS C L
U D [3 :0 ], LD [3 :0 ]
LINE 1/24 1
LINE 2/24 2
LINE 3/243
LINE 4/24 4
LINE 2 39/4 79 LINE 24 0/48 0
YD
LINE 1 /2 4 1
LINE 2/24 2
L
P
WF
UD2
1 -2
1
-6
1-638
UD1
1-
3
1-7
1
-
639
UD0
1-
4
1-8
1-640
LD 3
241
-
1
24
1
-5
241-637
LD2
241-638
LD1
241-639
LD 0
241-640
UD3
1
-
1
1 -5
1
-
637
X S C L : 1 6 0 C L O C K P E R I O D S
WF
241-2
241-6
2 4 1
-
3
2 4
1
-7
2 4 1
-
4
2 4
1
-8
L P : 2 P U L S E S
Example timing for a 640x480 panel