
Epson Research and Development
Page 19
Vancouver Design Center
SDU1352B0C Rev. 1.0 Evaluation Board User Manual
SED1352
Issue Date: 98/10/07
X16-AN-002-09
Figure 4: SDU1352B0C Rev. 1.0 Schematic Diagram (4 of 7)
Date:
December7,1995
Sheet
4
o
f
7
Size
DocumentNumber
REV
B
X16-SCH-002
1.0
Title
SDU1352BOC
S-MOSSYSTEMSINC.(VDC)
+5V
VLCD
1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
J1
CON40A
LD0
LD1
LD2
LD3
UD0
UD1
UD2
UD3
LD0
LD1
LD2
LD3
UD0
UD1
UD2
UD3
MonoLCDConnector
XSCL
LP
YD
XSCL
YD
LP
+12V
/LCDPWR
VDDH
WF
/LCDPWR
WF
SA1
SA3
SA5
SA7
SA9
SA11
SA13
SA15
SA17
SA19
/IOR
/SMEMR
+5V
GND
GND
GND
SA0
SA2
SA4
SA6
SA8
SA10
SA12
SA14
SA16
SA18
/IOW
/SMEMW
+5V
GND
GND
GND
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
1
H2
CON32A
SD1
SD3
SD5
SD7
SD9
SD11
SD13
SD15
IOCHRDY
/MEMCS
+12V
GND
GND
GND
GND
GND
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
1
H1
CON32A
SD0
SD2
SD4
SD6
SD8
SD10
SD12
SD14
/SBHE
RESET
/IOCS
+12V
GND
GND
GND
GND
+1
2V
+12V
+5
V
VS
S
+5V
GND
CPU/BUSI/F