
Epson Research and Development
Page 43
Vancouver Design Center
Hardware Functional Specification
SED1352
Issue Date: 99/07/28
X16-SP-001-16
Figure 24: 4-Bit Single Monochrome Panel Timing
LP : 2 4 0 P U LS E S
LP
XS C L
U D [3 :0 ]
LINE 1
LINE 2
LINE 3
LINE 4
LINE 23 9
LINE 2 40
YD
LINE 1
LINE 2
L P : 4 P U L S E S
LP
WF
UD2
1
-2
1-
6
1
-3 18
UD1
1-3
1
-
7
1
-3 19
UD0
1 -4
1
-
8
1-320
UD3
1-1
1
-
5
1
-3 17
WF
X S C L : 8 0 C L O C K P E R I O D S
Example Timing for a 320x240 single panel