APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
S1C31D50/D51 TECHNICAL MANUAL
Seiko Epson Corporation
AP-A-41
(Rev. 2.00)
0x0020 0600–0x0020 0614
UART (UART3) Ch.1
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x0020
0600
UART3_1CLK
(UART3 Ch.1 Clock
Control Register)
15–9 –
0x00
–
R
–
8
DBRUN
0
H0
R/W
7–6 –
0x0
–
R
5–4 CLKDIV[1:0]
0x0
H0
R/W
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/W
0x0020
0602
UART3_1MOD
(UART3 Ch.1 Mode
Register)
15–13 –
0x00
–
R
–
12 PECAR
0
H0
R/W
11 CAREN
0
H0
R/W
10 BRDIV
0
H0
R/W
9
INVRX
0
H0
R/W
8
INVTX
0
H0
R/W
7
–
0
–
R
6
PUEN
0
H0
R/W
5
OUTMD
0
H0
R/W
4
IRMD
0
H0
R/W
3
CHLN
0
H0
R/W
2
PREN
0
H0
R/W
1
PRMD
0
H0
R/W
0
STPB
0
H0
R/W
0x0020
0604
UART3_1BR
(UART3 Ch.1 Baud-
Rate Register)
15–12 –
0x0
–
R
–
11–8 FMD[3:0]
0x0
H0
R/W
7–0 BRT[7:0]
0x00
H0
R/W
0x0020
0606
UART3_1CTL
(UART3 Ch.1 Control
Register)
15–8 –
0x00
–
R
–
7–2 –
0x00
–
R
1
SFTRST
0
H0
R/W
0
MODEN
0
H0
R/W
0x0020
0608
UART3_1TXD
(UART3 Ch.1 Trans-
mit Data Register)
15–8 –
0x00
–
R
–
7–0 TXD[7:0]
0x00
H0
R/W
0x0020
060a
UART3_1RXD
(UART3 Ch.1 Receive
Data Register)
15–8 –
0x00
–
R
–
7–0 RXD[7:0]
0x00
H0
R
0x0020
060c
UART3_1INTF
(UART3 Ch.1 Status
and Interrupt Flag
Register)
15–10 –
0x00
–
R
–
9
RBSY
0
H0/S0
R
8
TBSY
0
H0/S0
R
7
–
0
–
R
6
TENDIF
0
H0/S0
R/W Cleared by writing 1.
5
FEIF
0
H0/S0
R/W Cleared by writing 1 or read-
ing the UART3_1RXD register.
4
PEIF
0
H0/S0
R/W
3
OEIF
0
H0/S0
R/W Cleared by writing 1.
2
RB2FIF
0
H0/S0
R
Cleared by reading the
UART3_1RXD register.
1
RB1FIF
0
H0/S0
R
0
TBEIF
1
H0/S0
R
Cleared by writing to the
UART3_1TXD register.
0x0020
060e
UART3_1INTE
(UART3 Ch.1
Interrupt Enable
Register)
15–8 –
0x00
–
R
–
7
–
0
–
R
6
TENDIE
0
H0
R/W
5
FEIE
0
H0
R/W
4
PEIE
0
H0
R/W
3
OEIE
0
H0
R/W
2
RB2FIE
0
H0
R/W
1
RB1FIE
0
H0
R/W
0
TBEIE
0
H0
R/W