22 ELECTRICAL CHARACTERISTICS
22-10
Seiko Epson Corporation
S1C31D50/D51 TECHNICAL MANUAL
(Rev. 2.00)
Item
Symbol
Condition
Min.
Typ.
Max.
Unit
SVD detection voltage
V
SVD
SVD3CTL.SVDC[4:0] bits = 0x04
1.76
1.8
1.85
V
SVD3CTL.SVDC[4:0] bits = 0x05
1.95
2.0
2.05
V
SVD3CTL.SVDC[4:0] bits = 0x06
2.05
2.1
2.15
V
SVD3CTL.SVDC[4:0] bits = 0x07
2.15
2.2
2.26
V
SVD3CTL.SVDC[4:0] bits = 0x08
2.24
2.3
2.36
V
SVD3CTL.SVDC[4:0] bits = 0x09
2.34
2.4
2.46
V
SVD3CTL.SVDC[4:0] bits = 0x0a
2.44
2.5
2.56
V
SVD3CTL.SVDC[4:0] bits = 0x0b
2.54
2.6
2.67
V
SVD3CTL.SVDC[4:0] bits = 0x0c
2.63
2.7
2.77
V
SVD3CTL.SVDC[4:0] bits = 0x0d
2.73
2.8
2.87
V
SVD3CTL.SVDC[4:0] bits = 0x0e
2.83
2.9
2.97
V
SVD3CTL.SVDC[4:0] bits = 0x0f
2.93
3.0
3.08
V
SVD3CTL.SVDC[4:0] bits = 0x10
3.02
3.1
3.18
V
SVD3CTL.SVDC[4:0] bits = 0x11
3.12
3.2
3.28
V
SVD3CTL.SVDC[4:0] bits = 0x12
3.22
3.3
3.38
V
SVD3CTL.SVDC[4:0] bits = 0x13
3.41
3.5
3.59
V
SVD3CTL.SVDC[4:0] bits = 0x14
3.51
3.6
3.69
V
SVD3CTL.SVDC[4:0] bits = 0x15
3.71
3.8
3.90
V
SVD3CTL.SVDC[4:0] bits = 0x16
3.90
4.0
4.10
V
SVD3CTL.SVDC[4:0] bits = 0x17
4.00
4.1
4.20
V
SVD3CTL.SVDC[4:0] bits = 0x18
4.10
4.2
4.31
V
SVD3CTL.SVDC[4:0] bits = 0x19
4.19
4.3
4.41
V
SVD3CTL.SVDC[4:0] bits = 0x1a
4.39
4.5
4.61
V
SVD3CTL.SVDC[4:0] bits = 0x1b
4.49
4.6
4.72
V
SVD3CTL.SVDC[4:0] bits = 0x1c
4.58
4.7
4.82
V
SVD3CTL.SVDC[4:0] bits = 0x1d
4.68
4.8
4.92
V
SVD3CTL.SVDC[4:0] bits = 0x1e
4.78
4.9
5.02
V
SVD3CTL.SVDC[4:0] bits = 0x1f
4.88
5.0
5.13
V
SVD circuit enable response time
t
SVDEN
*
1
–
–
500
µs
SVD circuit response time
t
SVD
–
–
60
µs
SVD circuit current
I
SVD
SVD3CTL.SVDMD[1:0] bits = 0x0,
SVD3CTL.SVDC[4:0] bits = 0x04
CLK_SVD3 = 32 kHz, Ta = 25
°
C
–
19
35
µA
SVD3CTL.SVDMD[1:0] bits = 0x1,
SVD3CTL.SVDC[4:0] bits = 0x04,
CLK_SVD3 = 32 kHz, Ta = 25
°
C
–
4.7
7.7
µA
SVD3CTL.SVDMD[1:0] bits = 0x2,
SVD3CTL.SVDC[4:0] bits = 0x04,
CLK_SVD3 = 32 kHz, Ta = 25
°
C
–
2.5
4.1
µA
SVD3CTL.SVDMD[1:0] bits = 0x3,
SVD3CTL.SVDC[4:0] bits = 0x04,
CLK_SVD3 = 32 kHz, Ta = 25
°
C
–
1.5
2.4
µA
*
1 If CLK_SVD3 is configured in the neighborhood of 32 kHz, the SVD3INTF.SVDDT bit is masked during the t
SVDEN
period and it
retains the previous value.
CLK_SVD3
SVD3CTL.MODEN
SVD3CTL.SVDC[4:0]
SVD3INTF.SVDDT
t
SVD
t
SVDEN
Invalid
Valid
Valid
Invalid
0x1e
0x10