APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
S1C31D50/D51 TECHNICAL MANUAL
Seiko Epson Corporation
AP-A-35
(Rev. 2.00)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x0020
0410
T16B_0CCCTL0
(T16B Ch.0 Compare/
Capture 0 Control
Register)
15 SCS
0
H0
R/W –
14–12 CBUFMD[2:0]
0x0
H0
R/W
11–10 CAPIS[1:0]
0x0
H0
R/W
9–8 CAPTRG[1:0]
0x0
H0
R/W
7
–
0
–
R
6
TOUTMT
0
H0
R/W
5
TOUTO
0
H0
R/W
4–2 TOUTMD[2:0]
0x0
H0
R/W
1
TOUTINV
0
H0
R/W
0
CCMD
0
H0
R/W
0x0020
0412
T16B_0CCR0
(T16B Ch.0 Compare/
Capture 0 Data
Register)
15–0 CC[15:0]
0x0000
H0
R/W –
0x0020
0414
T16B_0CC0DMAEN
(T16B Ch.0 Compare/
Capture 0 DMA
Request Enable
Register)
15–8 –
0x00
–
R
–
7–4 –
0x0
–
R
3–0 CC0DMAEN[3:0]
0x0
H0
R/W
0x0020
0418
T16B_0CCCTL1
(T16B Ch.0 Compare/
Capture 1 Control
Register)
15 SCS
0
H0
R/W –
14–12 CBUFMD[2:0]
0x0
H0
R/W
11–10 CAPIS[1:0]
0x0
H0
R/W
9–8 CAPTRG[1:0]
0x0
H0
R/W
7
–
0
–
R
6
TOUTMT
0
H0
R/W
5
TOUTO
0
H0
R/W
4–2 TOUTMD[2:0]
0x0
H0
R/W
1
TOUTINV
0
H0
R/W
0
CCMD
0
H0
R/W
0x0020
041a
T16B_0CCR1
(T16B Ch.0 Compare/
Capture 1 Data
Register)
15–0 CC[15:0]
0x0000
H0
R/W –
0x0020
041c
T16B_0CC1DMAEN
(T16B Ch.0 Compare/
Capture 1 DMA
Request Enable
Register)
15–8 –
0x00
–
R
–
7–4 –
0x0
–
R
3–0 CC1DMAEN[3:0]
0x0
H0
R/W
0x0020
0420
T16B_0CCCTL2
(T16B Ch.0 Compare/
Capture 2 Control
Register)
15 SCS
0
H0
R/W –
14–12 CBUFMD[2:0]
0x0
H0
R/W
11–10 CAPIS[1:0]
0x0
H0
R/W
9–8 CAPTRG[1:0]
0x0
H0
R/W
7
–
0
–
R
6
TOUTMT
0
H0
R/W
5
TOUTO
0
H0
R/W
4–2 TOUTMD[2:0]
0x0
H0
R/W
1
TOUTINV
0
H0
R/W
0
CCMD
0
H0
R/W
0x0020
0422
T16B_0CCR2
(T16B Ch.0 Compare/
Capture 2 Data
Register)
15–0 CC[15:0]
0x0000
H0
R/W –
0x0020
0424
T16B_0CC2DMAEN
(T16B Ch.0 Compare/
Capture 2 DMA
Request Enable
Register)
15–8 –
0x00
–
R
–
7–4 –
0x0
–
R
3–0 CC2DMAEN[3:0]
0x0
H0
R/W