2 POWER SUPPLY, RESET, AND CLOCKS
2-18
Seiko Epson Corporation
S1C31D50/D51 TECHNICAL MANUAL
(Rev. 2.00)
CLG IOSC Control Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
CLGIOSC
15–8 –
0x00
–
R
–
7–2 –
0x00
–
R
1–0 IOSCFQ[1:0]
0x2
H0
R/WP
Bits 15–2 Reserved
Bits 1–0
IOSCFQ[1:0]
These bits select the IOSCCLK frequency.
Table 2.6.4 IOSCCLK Frequency Selection
CLGIOSC.
IOSCFQ[1:0] bits
IOSCCLK frequency
V
D1
voltage mode = mode0 V
D1
voltage mode = mode1
0x3
Reserved
Setting prohibited
0x2
8 MHz
0x1
2.0 MHz
1.8 MHz
0x0
1.0 MHz
0.9 MHz
CLG OSC1 Control Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
CLGOSC1
15 –
0
–
R
–
14 OSDRB
1
H0
R/WP
13 OSDEN
0
H0
R/WP
12 OSC1BUP
1
H0
R/WP
11 OSC1SELCR
0
H0
R/WP
10–8 CGI1[2:0]
0x0
H0
R/WP
7–6 INV1B[1:0]
0x2
H0
R/WP
5–4 INV1N[1:0]
0x1
H0
R/WP
3–2 –
0x0
–
R
1–0 OSC1WT[1:0]
0x2
H0
R/WP
Bit 15
Reserved
Bit 14
OSDRB
This bit enables the OSC1 oscillator circuit restart function by the oscillation stop detector when
OSC1 oscillation stop is detected.
1 (R/WP): Enable (Restart the OSC1 oscillator circuit when oscillation stop is detected.)
0 (R/WP): Disable
Bit 13
OSDEN
This bit controls the oscillation stop detector in the OSC1 oscillator circuit.
1 (R/WP): OSC1 oscillation stop detector on
0 (R/WP): OSC1 oscillation stop detector off
Note: Do not write 1 to the CLGOSC1.OSDEN bit before stabilized OSC1CLK is supplied. Further-
more, the CLGOSC1.OSDEN bit should be set to 0 when the CLGOSC.OSC1EN bit is set to 0.
Bit 12
OSC1BUP
This bit enables the oscillation startup control circuit in the OSC1 oscillator circuit.
1 (R/WP): Enable (Activate booster operation at startup.)
0 (R/WP): Disable
Bit 11
OSC1SELCR
This bit selects an oscillator type of the OSC1 oscillator circuit.
1 (R/WP): Internal oscillator
0 (R/WP): Crystal oscillator
Bits 10–8 CGI1[2:0]
These bits set the internal gate capacitance in the OSC1 oscillator circuit.