![Dini Group DN9002K10PCI Скачать руководство пользователя страница 91](http://html1.mh-extra.com/html/dini-group/dn9002k10pci/dn9002k10pci_user-manual_2505740091.webp)
H A R D W A R E
A basic block diagram of the entire PCI system, including the QL5064_interface_module
module is shown above.
The module supports target access and two independent DMA
channels. The QL5064 supports DMA chaining (i.e. scatter gather) for DMA channel 0 only.
The inputs “clock” and “pci_clock” should be generated by a DCM->BUFG configuration
(i.e., the required BUFG is not instantiated inside the module). “Pci_clock” should be
connected to the PCLK_A signal (FPGA input). “Clock” may be generated from any FPGA
clock input (CLK_G0A, G1, or even PCLK_A). Connect all “QL_” signals directly from the
DN9002K10PCI User Guide
www.dinigroup.com
81
Содержание DN9002K10PCI
Страница 1: ...LOGIC Emulation Source UserGuide DN9002K10PCI ...
Страница 3: ......
Страница 34: ......
Страница 46: ...C O N T R O L L E R S O F T W A R E DN9002K10PCI User Guide www dinigroup com 36 ...
Страница 150: ......