![Dini Group DN9002K10PCI Скачать руководство пользователя страница 112](http://html1.mh-extra.com/html/dini-group/dn9002k10pci/dn9002k10pci_user-manual_2505740112.webp)
H A R D W A R E
16.3
Signaling
16.3.1
Standards
DQ, and DM signals should use the SSTL18_II_T_DCI drive standard. The required VREF,
VRP and VRN connections required for this standard are provided on all DIMM interface
banks.
DQS signals should use the DIFF_SSTL18_II drive standard. External differential termination
is provided on these signals at the FPGA.
DDR2 clock signals should be driven by the DIFF_SSTL18_II standard.
DDR2 “Control” signals (Address, BA, S#, RAS#, CAS#, WE#) should be driven by the
SSTL18_I_DCI standard. The following signals are exceptions to this requirement. On four of
the DIMM interfaces, external termination resistors are provided. The signals with external
termination are listed below.
DIMMB_A00
DIMMB_A01
DIMMB_A02
DIMMB_A03
DIMMB_A04
DIMMB_A05
DIMMB_A06
DIMMB_A07
DIMMB_A08
DIMMB_A09
DIMMB_A10
DIMMB_A11
DIMMB_A12
DIMMB_A13
DIMMB_A14
DIMMB_A15
DIMMB_CAS#
DIMMB_CS#0
DIMMB_ODT0
For signals in this list, use the SSTL18_II drive standard.
16.3.2
Serial Interface
The SDA and SCL interfaces are connected to 2.5V LVCMOS buffers. External pull-ups are
provided on these signals. The address of all DIMMs on the DN9002K10PCI is set to zero.
DN9002K10PCI User Guide
www.dinigroup.com
102
Содержание DN9002K10PCI
Страница 1: ...LOGIC Emulation Source UserGuide DN9002K10PCI ...
Страница 3: ......
Страница 34: ......
Страница 46: ...C O N T R O L L E R S O F T W A R E DN9002K10PCI User Guide www dinigroup com 36 ...
Страница 150: ......