![Dini Group DN9002K10PCI Скачать руководство пользователя страница 80](http://html1.mh-extra.com/html/dini-group/dn9002k10pci/dn9002k10pci_user-manual_2505740080.webp)
H A R D W A R E
TP21 A
TP20 B
Note that the signals connected to either side of these test points are shorted together by a 5-
ohm resistor. This connection allows the use of external clock feedback. If you need to use these
test points as two separate IOs, this resistor would have to be removed.
The reference design uses this connection for external clock feedback. The register is calleed
‘TPP”
5.5
Clock Test points
Each of the “Global clock” networks has a test point. These points are not length-matched with
the global clock network, so there may be some phase offset between this point and the FPGA
input.
DN9002K10PCI User Guide
www.dinigroup.com
70
Содержание DN9002K10PCI
Страница 1: ...LOGIC Emulation Source UserGuide DN9002K10PCI ...
Страница 3: ......
Страница 34: ......
Страница 46: ...C O N T R O L L E R S O F T W A R E DN9002K10PCI User Guide www dinigroup com 36 ...
Страница 150: ......