![Dini Group DN9002K10PCI Скачать руководство пользователя страница 123](http://html1.mh-extra.com/html/dini-group/dn9002k10pci/dn9002k10pci_user-manual_2505740123.webp)
H A R D W A R E
The EEDAT and EECLK signals are intended to connect the PHY to an EPROM that would
contain configuration settings for the device (LED behavior, MII timing, Link speed, duplex,
auto negotiation, etc.). Since the MDIO interface is connected to the FPGA, it is unlikely you
would ever use these signals, unless you just like emulating EPROMs on weekends and
vacations.
If you do not implement the MDIO interface, then the default settings are used for the device.
This includes settings that are specified by multi-level inputs connected to resistors.
The CMODE options of the Ethernet PHYs has been set as follows
CMODE0 – 0100 (8.25K resistor)
CMODE1 – 0000 (0 Ohm resistor)
CMODE2 – 0001 (2.2K resistor)
CMODE3 – 0000 (0 Ohm resistor)
This results in the following settings
ADDR
=
00000
MDIO address
CLKOUT
=
TRUE
Drives
the
CLK_ETH_125
signal
PAUSE
=
00
I
don’t
know
DN9002K10PCI User Guide
www.dinigroup.com
113
Содержание DN9002K10PCI
Страница 1: ...LOGIC Emulation Source UserGuide DN9002K10PCI ...
Страница 3: ......
Страница 34: ......
Страница 46: ...C O N T R O L L E R S O F T W A R E DN9002K10PCI User Guide www dinigroup com 36 ...
Страница 150: ......