![Dini Group DN9002K10PCI Скачать руководство пользователя страница 114](http://html1.mh-extra.com/html/dini-group/dn9002k10pci/dn9002k10pci_user-manual_2505740114.webp)
H A R D W A R E
although faster designs may be possible. Xilinx is advertising a maximum DDR2 interface for
the Virtex-5 of 333 MHz.
The DDR2 memory interface can also be used with SRAM, Flash and other types of memory
modules. See the chapter on Ordering Options for a list of compatible memory modules.
The interface implementation on these modules is not provided. The customer must design the
memory interface including timing and clocking.
16.5
Test points
Each DDR2 interface exposes five signals as test points, located on the bottom of the PCB right
under the SODIMM connector. These signals are DQ0, DQS0p, CK0p, RAS# and CAS#. The
test points are labeled in silkscreen. The test points near DIMMA implicitly are part of the
DIMMA interface, and so on.
DN9002K10PCI User Guide
www.dinigroup.com
104
Содержание DN9002K10PCI
Страница 1: ...LOGIC Emulation Source UserGuide DN9002K10PCI ...
Страница 3: ......
Страница 34: ......
Страница 46: ...C O N T R O L L E R S O F T W A R E DN9002K10PCI User Guide www dinigroup com 36 ...
Страница 150: ......