UART Registers
15-42
ADSP-BF50x Blackfin Processor Hardware Reference
The
ELSI
bit enables interrupt generation on an independent interrupt
channel when any of the following conditions are raised by the respective
bit in the
UARTx_LSR
register:
• Receive overrun error (
OE
)
• Receive parity error (
PE
)
• Receive framing error (
FE
)
• Break interrupt (
BI
)
The
EDSSI
bit enables a modem status interrupt on the same status inter-
rupt channel when the
SCTS
bit in the
UARTx_MSR
register is set. This
indicates CTS re-assertion. Write-1-to-clear (W1C) the
SCTS
bit to clear
the interrupt request.
The
ERFCI
bit enables the receive buffer threshold interrupt if signalled by
the
RFCS
bit. Read the
UARTx_RBR
register sufficient times to clear the
interrupt request.
The
ETFI
bit enables interrupt generation on the status interrupt channel
when both the transmit buffer register and transmit shift register are
empty as indicated by the
TFI
bit in the
UARTx_LSR
register. The
ETFI
interrupt can be used to avoid expensive polling of the
TEMT
bit, when the
UART clock or line drivers should be disabled after transmission has com-
pleted. W1C the
TFI
bit to clear the interrupt request. In DMA operation,
the
ETDPTI
bit’s functionality might be preferred.
The
ETDPTI
bit is required for DMA transmit operation only. It enables
the DMA completion interrupt to be delayed until the data has left the
UART completely. If set, it can generate a DMA interrupt by the time the
TEMT
bit goes high after the last DMA data word is transmitted.
If the
ETDPTI
bit is cleared, the DMA completion interrupt is generated
when either the last data word is transferred from memory to the DMA
FIFO (DMA’s
SYNC
bit cleared) or when the last word has left the DMA
FIFO (
SYNC
bit set). If
ETDPTI
is set, usually the DMA’s
DI_EN
is not set in
Содержание EZ-KIT Lite ADSP-BF506F
Страница 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 132: ...Unique Information for the ADSP BF50x Processor 4 22 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 342: ...Unique Information for the ADSP BF50x Processor 7 106 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 484: ...Unique Information for the ADSP BF50x Processor 10 60 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 493: ...ADSP BF50x Blackfin Processor Hardware Reference 11 9 Core Timer Unique Information for the ADSP BF50x Processor None ...
Страница 494: ...Unique Information for the ADSP BF50x Processor 11 10 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 506: ...Unique Information for the ADSP BF50x Processor 12 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 544: ...Unique Information for the ADSP BF50x Processor 13 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 712: ...Unique Information for the ADSP BF50x Processor 16 62 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 972: ...Unique Information for the ADSP BF50x Processor 20 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...