
ADSP-BF50x Blackfin Processor Hardware Reference
I-25
Index
MCOMP (master transfer complete) bit,
16-43
,
16-44
MCOMPM (master transfer complete
interrupt mask) bit,
16-42
MCx bit,
17-68
MDIR (master transfer direction) bit,
16-31
,
16-33
MDMA channels,
7-6
MDMA controllers,
7-6
MDMA_ROUND_ROBIN_COUNT[4:
0] field,
7-48
,
7-91
MDMA_ROUND_ROBIN_PERIOD
field,
7-47
,
7-48
,
7-91
MDMA_yy_CONFIG (DMA
configuration) registers,
7-68
MDMA_yy_CURR_ADDR (current
address) registers,
7-76
MDMA_yy_CURR_DESC_PTR (current
descriptor pointer) registers,
7-82
MDMA_yy_CURR_X_COUNT (current
inner loop count) registers,
7-77
MDMA_yy_CURR_Y_COUNT (current
outer loop count) registers,
7-80
MDMA_yy_IRQ_STATUS (interrupt
status) registers,
7-72
,
7-74
MDMA_yy_NEXT_DESC_PTR (next
descriptor pointer) registers,
7-81
MDMA_yy_PERIPHERAL_MAP
(peripheral map) registers,
7-67
MDMA_yy_START_ADDR (start
address) registers,
7-75
MDMA_yy_X_COUNT (inner loop
count) registers,
7-76
MDMA_yy_X_MODIFY (inner loop
address increment) registers,
7-78
MDMA_yy_Y_COUNT (outer loop
count) registers,
7-79
MDMA_yy_Y_MODIFY (outer loop
address increment) registers,
7-80
MDn bit,
17-69
measurement report, general-purpose
timers,
10-25
,
10-27
,
10-28
memory,
2-1
to
2-6
accesses to internal,
2-1
architecture,
1-4
,
2-1
boot ROM,
2-4
configurations,
1-5
external,
1-6
,
2-4
flash,
1-6
Flash memory region,
5-3
internal,
1-6
internal interfaces,
5-4
L1,
3-4
L1 data,
1-6
,
2-3
L1 data cache,
2-4
L1 instruction,
1-6
,
2-2
L1 scratchpad RAM,
1-6
moving data between SPORT and,
19-38
off-chip,
1-5
,
1-6
on-chip,
1-5
,
1-6
OTP,
1-7
start locations of L1 instruction memory
subbanks,
2-3
structure,
1-4
unpopulated,
5-6
memory conflict, DMA,
7-49
memory DMA,
1-8
,
7-6
bandwidth,
7-44
buffers,
7-8
channels,
7-7
descriptor structures,
7-63
handshake operation,
7-8
priority,
7-47
scheduling,
7-47
timing,
7-45
transfer operation, starting,
7-8
transfer performance,
3-11
transfers,
7-2
,
7-5
word size,
7-7
Содержание EZ-KIT Lite ADSP-BF506F
Страница 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 132: ...Unique Information for the ADSP BF50x Processor 4 22 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 342: ...Unique Information for the ADSP BF50x Processor 7 106 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 484: ...Unique Information for the ADSP BF50x Processor 10 60 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 493: ...ADSP BF50x Blackfin Processor Hardware Reference 11 9 Core Timer Unique Information for the ADSP BF50x Processor None ...
Страница 494: ...Unique Information for the ADSP BF50x Processor 11 10 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 506: ...Unique Information for the ADSP BF50x Processor 12 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 544: ...Unique Information for the ADSP BF50x Processor 13 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 712: ...Unique Information for the ADSP BF50x Processor 16 62 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 972: ...Unique Information for the ADSP BF50x Processor 20 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...