ADSP-BF50x Blackfin Processor Hardware Reference
6-27
Internal Flash Memory
Wait Configuration Bit (CR8)
In burst mode, the wait bit controls the timing of the wait output pin,
WAIT
. When
WAIT
is asserted, data is not valid and when
WAIT
is deasserted,
data is valid. When the wait bit is ‘0’ the wait output pin is asserted during
the wait state. When the wait bit is ‘1’ the wait output pin is asserted one
clock cycle before the wait state.
Burst Type Bit (CR7)
The burst type bit configures the sequence of addresses read as sequential
or interleaved. When the burst type bit is ‘0’ the internal flash memory
outputs from interleaved addresses. When the burst type bit is ‘1’ the
internal flash memory outputs from sequential addresses. See
Table 6-10
on page 6-30
and
Table 6-11 on page 6-32
for the sequence of addresses
output from a given starting address in each mode.
Valid Clock Edge Bit (CR6)
The valid clock edge bit,
CR6
, configures the active edge of the clock,
K
,
during synchronous burst read operations. When the valid clock edge bit
is ‘0’ the falling edge of the clock is the active edge. When the valid clock
edge bit is ‘1’ the rising edge of the clock is active.
Wrap Burst Bit (CR3)
The burst reads can be confined inside the 4 or 8-word boundary (wrap)
or overcome the boundary (no wrap). The wrap burst bit selects between
wrap and no wrap. When the wrap burst bit is set to ‘0’ the burst read
wraps; when it is set to ‘1’ the burst read does not wrap.
Burst Length Bits (CR2-CR0)
The burst length bits set the number of words to be output during a syn-
chronous burst read operation as result of a single address latch cycle.
Содержание EZ-KIT Lite ADSP-BF506F
Страница 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 132: ...Unique Information for the ADSP BF50x Processor 4 22 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 342: ...Unique Information for the ADSP BF50x Processor 7 106 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 484: ...Unique Information for the ADSP BF50x Processor 10 60 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 493: ...ADSP BF50x Blackfin Processor Hardware Reference 11 9 Core Timer Unique Information for the ADSP BF50x Processor None ...
Страница 494: ...Unique Information for the ADSP BF50x Processor 11 10 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 506: ...Unique Information for the ADSP BF50x Processor 12 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 544: ...Unique Information for the ADSP BF50x Processor 13 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 712: ...Unique Information for the ADSP BF50x Processor 16 62 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 972: ...Unique Information for the ADSP BF50x Processor 20 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...