Index
I-30
ADSP-BF50x Blackfin Processor Hardware Reference
PORTxIO_EDGE (interrupt sensitivity)
registers,
9-34
PORTxIO_EDGE registers,
9-34
PORTxIO (GPIO data) registers,
9-31
PORTxIO_INEN (GPIO input enable)
registers,
9-16
,
9-31
PORTxIO_INEN registers,
9-31
PORTxIO_MASKA_CLEAR (GPIO
mask interrupt A clear) registers,
9-20
,
9-38
PORTxIO_MASKA_CLEAR registers,
9-38
PORTxIO_MASKA (GPIO mask
interrupt A) registers,
9-35
PORTxIO_MASKA registers,
9-35
PORTxIO_MASKA_SET (GPIO mask
interrupt A set) registers,
9-36
PORTxIO_MASKA_SET registers,
9-36
PORTxIO_MASKA_TOGGLE (GPIO
mask interrupt A toggle) registers,
9-40
PORTxIO_MASKA_TOGGLE registers,
9-40
PORTxIO_MASKB_CLEAR (GPIO
mask interrupt B clear) registers,
9-20
,
9-39
PORTxIO_MASKB_CLEAR registers,
9-39
PORTxIO_MASKB (GPIO mask
interrupt B) registers,
9-35
PORTxIO_MASKB registers,
9-35
PORTxIO_MASKB_SET (GPIO mask
interrupt B set) registers,
9-37
PORTxIO_MASKB_SET registers,
9-37
PORTxIO_MASKB_TOGGLE (GPIO
mask interrupt B toggle) registers,
9-41
PORTxIO_MASKB_TOGGLE registers,
9-41
PORTxIO_POLAR (GPIO polarity)
registers,
9-33
PORTxIO_POLAR registers,
9-33
PORTxIO registers,
9-31
PORTxIO_SET (GPIO set) registers,
9-32
PORTxIO_SET registers,
9-32
PORTxIO_TOGGLE (GPIO toggle)
registers,
9-33
PORTxIO_TOGGLE registers,
9-33
PORTx_MUX (port multiplexer control)
register,
9-3
,
9-27
,
9-28
,
9-29
PORTx_MUX (port multiplexer control)
registers,
9-3
,
9-9
PORTx_MUX registers,
9-27
,
9-28
,
9-29
power
dissipation,
8-16
domains,
8-16
plane,
25-7
power management,
1-24
,
8-1
to
8-29
PPI,
20-2
to
20-37
active video only mode,
20-10
block diagram,
20-3
clearing DMA completion interrupt,
20-37
clock input,
20-3
configure DMA registers,
20-35
configuring registers,
20-36
control byte sequences,
20-8
control signal polarities,
20-25
data input modes,
20-14
to
20-17
data movement,
20-9
data output modes,
20-17
to
20-19
data width,
20-25
delay before starting,
20-32
DMA operation,
20-22
edge-sensitive inputs,
20-21
enabling,
20-29
,
20-36
enabling DMA,
20-36
entire field mode,
20-9
external frame sync modes,
20-15
Содержание EZ-KIT Lite ADSP-BF506F
Страница 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 132: ...Unique Information for the ADSP BF50x Processor 4 22 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 342: ...Unique Information for the ADSP BF50x Processor 7 106 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 484: ...Unique Information for the ADSP BF50x Processor 10 60 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 493: ...ADSP BF50x Blackfin Processor Hardware Reference 11 9 Core Timer Unique Information for the ADSP BF50x Processor None ...
Страница 494: ...Unique Information for the ADSP BF50x Processor 11 10 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 506: ...Unique Information for the ADSP BF50x Processor 12 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 544: ...Unique Information for the ADSP BF50x Processor 13 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 712: ...Unique Information for the ADSP BF50x Processor 16 62 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 972: ...Unique Information for the ADSP BF50x Processor 20 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...