DMA Registers
7-74
ADSP-BF50x Blackfin Processor Hardware Reference
The DMA error conditions for all DMA channels are OR’ed together into
one system-level DMA error interrupt. The individual
IRQ_STATUS
words
Figure 7-7. DMA Interrupt Status Registers
Table 7-5. Data Driven Interrupts
Interrupt Name
Description
No Interrupt
Interrupts can be disabled for a given work unit.
Peripheral Inter-
rupt
These are peripheral (non-DMA) interrupts.
Row Completion
DMA Interrupts can occur on the completion of a row (
CURR_X_COUNT
expiration).
Buffer Completion
DMA Interrupts can occur on the completion of an entire buffer (when
CURR_X_COUNT
and
CURR_Y_COUNT
expire).
0
0
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
This bit is set to 1 automatically when
the DMAx_CONFIG register is written
0 - This DMA channel is disabled, or it
is enabled but paused (FLOW
mode 0)
1 - This DMA channel is enabled and
operating, either transferring data
or fetching a DMA descriptor
DMA Interrupt Status Registers (DMAx_IRQ_STATUS/MDMA_yy_IRQ_STATUS)
DFETCH (DMA Descriptor Fetch) - RO
DMA_RUN (DMA Channel Running) - RO
DMA_DONE (DMA Comple-
tion Interrupt Status) - W1C
0 - No interrupt is being
asserted for this channel
1 - DMA work unit has
completed, and this DMA
channel’s interrupt is being
asserted
DMA_ERR (DMA Error Inter-
rupt Status) - W1C
0 - No DMA error has
occurred
1 - A DMA error has occurred,
and the global DMA Error
interrupt is being asserted.
After this error occurs,
the contents of the DMA
Current registers are
unspecified. Control/
Status and Parameter
registers are unchanged.
Reset = 0x0000
This bit is set to 1 automatically when
the DMAx_CONFIG register is written
with FLOW modes 4–7
0 - This DMA channel is disabled, or it
is enabled but stopped (FLOW
mode 0)
1 - This DMA channel is enabled and
presently fetching a DMA descriptor
Содержание EZ-KIT Lite ADSP-BF506F
Страница 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 132: ...Unique Information for the ADSP BF50x Processor 4 22 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 342: ...Unique Information for the ADSP BF50x Processor 7 106 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 484: ...Unique Information for the ADSP BF50x Processor 10 60 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 493: ...ADSP BF50x Blackfin Processor Hardware Reference 11 9 Core Timer Unique Information for the ADSP BF50x Processor None ...
Страница 494: ...Unique Information for the ADSP BF50x Processor 11 10 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 506: ...Unique Information for the ADSP BF50x Processor 12 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 544: ...Unique Information for the ADSP BF50x Processor 13 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 712: ...Unique Information for the ADSP BF50x Processor 16 62 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 972: ...Unique Information for the ADSP BF50x Processor 20 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...