
ADSP-BF50x Blackfin Processor Hardware Reference
19-13
SPORT Controller
Note most bits shown as a 0 or 1 may be changed depending on the user’s
preference, creating many other “almost standard” modes of stereo serial
operation. These modes may be of use in interfacing to codecs with
slightly non-standard interfaces. The settings shown in
Table 19-2
pro-
vide glue-less interfaces to many popular codecs.
Note
RFSDIV
or
TFSDIV
must still be greater than or equal to
SLEN
. For I
2
S
operation,
RFSDIV
or
TFSDIV
is usually 1/64 of the serial clock rate. With
RSFSE
set, the formulas to calculate frame sync period and frequency (dis-
cussed in
“Clock and Frame Sync Frequencies” on page 19-26
) still apply,
but now refer to one half the period and twice the frequency. For instance,
setting
RFSDIV
or
TFSDIV
= 31 produces an
LRCLK
that transitions every 32
serial clock cycles and has a period of 64 serial clock cycles.
The
LRFS
bit determines the polarity of the
RFS
or
TFS
frame sync pin for
the channel that is considered a “right” channel. Thus, setting
LRFS
= 0
(meaning that it is an active high signal) indicates that the frame sync is
high for the “right” channel, thus implying that it is low for the “left”
channel. This is the default setting.
The
RRFST
and
TRFST
bits determine whether the first word received or
transmitted is a left or a right channel. If the bit is set, the first word
received or transmitted is a right channel. The default is to receive or
transmit the left channel word first.
SLEN
2 – 31
2 – 31
2 – 31
RLSBIT
0
0
0
RFSDIV
(If internal FS is selected.)
2 – Max
2 – Max
2 – Max
RXSE
(Secondary Enable is available for RX and TX.)
X
X
X
Table 19-2. Stereo Serial Settings (Cont’d)
Bit Field
Stereo Audio Serial Scheme
I
2
S
Left-Justified
DSP Mode
Содержание EZ-KIT Lite ADSP-BF506F
Страница 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 132: ...Unique Information for the ADSP BF50x Processor 4 22 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 342: ...Unique Information for the ADSP BF50x Processor 7 106 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 484: ...Unique Information for the ADSP BF50x Processor 10 60 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 493: ...ADSP BF50x Blackfin Processor Hardware Reference 11 9 Core Timer Unique Information for the ADSP BF50x Processor None ...
Страница 494: ...Unique Information for the ADSP BF50x Processor 11 10 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 506: ...Unique Information for the ADSP BF50x Processor 12 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 544: ...Unique Information for the ADSP BF50x Processor 13 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 712: ...Unique Information for the ADSP BF50x Processor 16 62 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 972: ...Unique Information for the ADSP BF50x Processor 20 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...