ADSP-BF50x Blackfin Processor Hardware Reference
8-9
Dynamic Power Management
full speed. The system clock (
SCLK
) frequency is determined by the
SSEL
specified ratio to VCO. DMA access is available to L1 and external mem-
ories. From full-on mode, the processor can transition directly to active,
sleep, or deep sleep modes, as shown in
Figure 8-2 on page 8-12
.
Active Mode
In active mode, the PLL is enabled but bypassed. Because the PLL is
bypassed, the processor’s core clock (
CCLK
) and system clock (
SCLK
) run at
the input clock (
CLKIN
) frequency. DMA access is available to appropri-
ately configured L1 and external memories.
In active mode, it is possible not only to bypass, but also to disable the
PLL. If disabled, the PLL must be re-enabled before transitioning to full-
on or sleep modes.
From active mode, the processor can transition directly to full-on, sleep,
or deep sleep modes.
In this mode or in the transition phase to other modes, changes to
MSEL
are not latched by the PLL.
Sleep Mode
Sleep mode significantly reduces power dissipation by idling the processor
core. The
CCLK
is disabled in this mode; however,
SCLK
continues to run at
the speed configured by
MSEL
and
SSEL
bit settings. Since
CCLK
is disabled,
DMA access is available only to external memory in sleep mode. From
sleep mode, a wakeup event causes the processor to transition to one of
these modes:
• Active mode if the
BYPASS
bit in the
PLL_CTL
register is set
• Full-on mode if the
BYPASS
bit is cleared
The processor resumes execution from the program counter value present
immediately prior to entering sleep mode.
Содержание EZ-KIT Lite ADSP-BF506F
Страница 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 132: ...Unique Information for the ADSP BF50x Processor 4 22 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 342: ...Unique Information for the ADSP BF50x Processor 7 106 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 484: ...Unique Information for the ADSP BF50x Processor 10 60 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 493: ...ADSP BF50x Blackfin Processor Hardware Reference 11 9 Core Timer Unique Information for the ADSP BF50x Processor None ...
Страница 494: ...Unique Information for the ADSP BF50x Processor 11 10 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 506: ...Unique Information for the ADSP BF50x Processor 12 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 544: ...Unique Information for the ADSP BF50x Processor 13 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 712: ...Unique Information for the ADSP BF50x Processor 16 62 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 972: ...Unique Information for the ADSP BF50x Processor 20 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...