ADSP-BF50x Blackfin Processor Hardware Reference
22-9
ADC Control Module (ACM)
A latency of no more than 4 SCLK cycles exists between external
trigger and ACMTMRx count start. Refer to
“ADC Sampling
Latency” on page 22-18
for further details.
Event Register Pairs
The ACM has 16 event register pairs. Each pair consists of an
ACM_ERx
register and an
ACM_ETx
register. The
ACM_ERx
register enables the particu-
lar event and determines the ADC control settings for the particular event.
The
ACM_ETx
register determines when the ADC sampling happens corre-
sponding to the event. Assignment of the 16 event register pairs:
either
8
can be assigned to each of the timers (if both timers are enabled)
or
all 16
can be assigned to one particular timer (if only one timer is enabled).
Event Comparators
There are 16 event time comparators to determine when an enabled event
should happen. The comparators compare the event time with the corre-
sponding timer count. If the time value matches, the comparators signal
an active event signal to the timing generation unit. If more than one
event is active during the same SCLK cycle, only the highest priority event
is processed, and all other events are missed (even if there was space in the
pending event FIFO). The priority of events is fixed, with event 0 having
highest priority and event 15 having lowest priority.
Timing Generation Unit
The timing generation unit generates the ADC control signals based on
the
ACM_ERx
register setting. The timings of external signals (
ACLK
,
CS
,
A
[2:0],
RANGE
, and others) are determined by the
ACM_TCx
registers. If an
event happens when another event is ongoing, the occurred event is stored
in the pending event FIFO. After the current event completes, the pend-
ing event is serviced (for example, the ACM starts an ADC conversion for
the event that occurred). If an event occurs when the pending event FIFO
Содержание EZ-KIT Lite ADSP-BF506F
Страница 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 132: ...Unique Information for the ADSP BF50x Processor 4 22 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 342: ...Unique Information for the ADSP BF50x Processor 7 106 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 484: ...Unique Information for the ADSP BF50x Processor 10 60 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 493: ...ADSP BF50x Blackfin Processor Hardware Reference 11 9 Core Timer Unique Information for the ADSP BF50x Processor None ...
Страница 494: ...Unique Information for the ADSP BF50x Processor 11 10 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 506: ...Unique Information for the ADSP BF50x Processor 12 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 544: ...Unique Information for the ADSP BF50x Processor 13 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 712: ...Unique Information for the ADSP BF50x Processor 16 62 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 972: ...Unique Information for the ADSP BF50x Processor 20 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...