ADSP-BF50x Blackfin Processor Hardware Reference
22-29
ADC Control Module (ACM)
• Once the configuration of the peripherals is done, the ACM should
be enabled first, followed by the SPORT module itself. Ideally the
trigger should not be active when enabling the ACM.
• When both timers are enabled, because there is only one
ECOM
bit
to show event completion, the
ECOM
bit is unable to show comple-
tion of all the events as the timers are running independently of
each other. The
ACM_ES
register can be polled for determining event
completions.
For example. if both timers are enabled, and if the trigger for
ACMTMR0
occurs first and when all the events related to
ACMTMR0
are
over, then the
ECOM
is set even though the
ACMTMR1
events did not
occur (as the
ACMTMR1
was not triggered); the
ECOM
bit goes low
when the ACM receives either the
ACMTMR0
or
ACMTMR1
trigger.
Therefore, if the
ACMTMR1
trigger occurs late or not at all, the
ECOM
bit shows completion as soon as
ACMTMR0-
related events are over,
without waiting for the
ACMTMR1
events.
• Because
ACLK
is an external clock relative to the SPORT peripheral,
any SPORT requirements for a minimum number of stable exter-
nal clock cycles before assertion of the first SPORT frame sync
must be observed. The SPORT requires a minimum of three clock
cycles before it is able to recognize valid frame sync. Therefore the
required number of
ACLK
cycles should elapse before the first asser-
tion of
CS
. This can be guaranteed using either of the following
methods:
• Ensuring that ACM triggers are generated at least
3ACLK
cycles after the ACM is enabled.
• Ensuring that the event time value (
ACM_ETx
) of the first
active event is such that
3ACLK
cycles would elapse before
the event is processed.
Содержание EZ-KIT Lite ADSP-BF506F
Страница 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 132: ...Unique Information for the ADSP BF50x Processor 4 22 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 342: ...Unique Information for the ADSP BF50x Processor 7 106 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 484: ...Unique Information for the ADSP BF50x Processor 10 60 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 493: ...ADSP BF50x Blackfin Processor Hardware Reference 11 9 Core Timer Unique Information for the ADSP BF50x Processor None ...
Страница 494: ...Unique Information for the ADSP BF50x Processor 11 10 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 506: ...Unique Information for the ADSP BF50x Processor 12 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 544: ...Unique Information for the ADSP BF50x Processor 13 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 712: ...Unique Information for the ADSP BF50x Processor 16 62 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 972: ...Unique Information for the ADSP BF50x Processor 20 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...