ADSP-BF50x Blackfin Processor Hardware Reference
I-37
Index
SPI_STAT (SPI status) register,
18-34
,
18-40
SPI_TDBR (SPI transmit data buffer)
register,
18-34
,
18-42
,
18-43
SPORT,
1-16
,
19-1
to
19-76
2X clock recovery control,
19-25
active low vs. active high frame syncs,
19-33
channels,
19-15
clock,
19-30
clock frequency,
19-26
,
19-63
clock rate,
19-2
clock rate restrictions,
19-27
companding,
19-29
configuration,
19-11
data formats,
19-28
data word formats,
19-56
disabling,
19-11
DMA data packing,
19-24
enable/disable,
19-10
enabling multichannel mode,
19-18
framed serial transfers,
19-32
framed vs. unframed,
19-31
frame sync,
19-32
,
19-35
frame sync frequencies,
19-26
framing signals,
19-31
general operation,
19-10
H.100 standard protocol,
19-25
initialization code,
19-55
internal memory access,
19-38
internal vs. external frame syncs,
19-32
late frame sync,
19-18
modes,
19-11
moving data to memory,
19-38
multichannel frame,
19-20
multichannel operation,
19-15
to
19-25
multichannel transfer timing,
19-17
overview,
1-16
packing data, multichannel DMA,
19-24
SPORT
(continued)
peripheral access bus error,
19-39
pin/line terminations,
19-9
port connection,
19-7
receive and transmit functions,
19-4
receive clock signal,
19-30
receive FIFO,
19-59
receive word length,
19-60
register writes,
19-46
RX hold register,
19-60
sampling edge,
19-33
selecting bit order,
19-28
serial data communication protocols,
19-2
shortened active pulses,
19-11
signals,
19-5
single clock for both receive and
transmit,
19-30
single word transfers,
19-38
stereo serial connection,
19-9
stereo serial frame sync modes,
19-18
stereo serial operation,
19-11
support for standard protocols,
19-25
termination,
19-9
throughput,
19-7
timing,
19-39
transmit clock signal,
19-30
transmitter FIFO,
19-57
transmit word length,
19-57
TX hold register,
19-57
TX interrupt,
19-58
unframed data flow,
19-31
unpacking data, multichannel DMA,
19-24
window offset,
19-22
word length,
19-28
SPORT error interrupt,
19-38
SPORT registers, table,
19-45
SPORT RX interrupt,
19-38
,
19-61
SPORT TX interrupt,
19-38
Содержание EZ-KIT Lite ADSP-BF506F
Страница 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 132: ...Unique Information for the ADSP BF50x Processor 4 22 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 342: ...Unique Information for the ADSP BF50x Processor 7 106 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 484: ...Unique Information for the ADSP BF50x Processor 10 60 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 493: ...ADSP BF50x Blackfin Processor Hardware Reference 11 9 Core Timer Unique Information for the ADSP BF50x Processor None ...
Страница 494: ...Unique Information for the ADSP BF50x Processor 11 10 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 506: ...Unique Information for the ADSP BF50x Processor 12 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 544: ...Unique Information for the ADSP BF50x Processor 13 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 712: ...Unique Information for the ADSP BF50x Processor 16 62 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 972: ...Unique Information for the ADSP BF50x Processor 20 38 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Страница 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...