
ADSP-BF59x Blackfin Processor Hardware Reference
I-31
Index
TRFST (left/right order) bit,
14-48
,
14-51
triggering DMA transfers,
5-60
TRUNx bits,
8-21
,
8-38
,
8-39
,
8-47
TSCALE (core timer scale) register,
9-3
,
9-7
TSCLKx signal,
14-5
TSFSE (transmit stereo frame sync enable)
bit,
14-9
,
14-10
,
14-48
,
14-51
TSPEN (transmit enable) bit,
14-46
,
14-47
,
14-48
TUVF (transmit underflow status) bit,
14-36
,
14-57
,
14-60
,
14-61
TWI,
1-8
,
12-2
to
12-56
block diagram,
12-3
bus arbitration,
12-8
clock generation,
12-7
controller,
12-2
electrical specifications,
12-56
fast mode,
12-10
features,
12-2
general call address,
12-9
general setup,
12-10
I
2
C compatibility,
1-8
master mode clock setup,
12-12
master mode receive,
12-14
master mode transmit,
12-12
peripheral interface,
12-5
pins,
12-5
slave mode operation,
12-11
start and stop conditions,
12-8
synchronization,
12-7
transfer protocol,
12-6
TWI_CLKDIV (SCL clock divider)
register,
12-25
,
12-26
TWI_CONTROL (TWI control) register,
12-4
,
12-25
TWI_ENA bit,
12-25
TWI_FIFO_CTL (TWI FIFO control)
register,
12-36
TWI_FIFO_STAT (TWI FIFO status)
register,
12-38
TWI_INT_STAT (TWI interrupt status)
register,
12-40
TWI_MASTER_CTL (TWI master mode
control) register,
12-29
TWI_MASTER_STAT (TWI master
mode status) register,
12-33
TWI_SLAVE_ADDR (TWI slave mode
address) register,
12-28
TWI_SLAVE_CTL (TWI slave mode
control) register,
12-26
TWI_SLAVE_STAT (TWI slave mode
status) register,
12-28
two-dimensional DMA,
5-11
two-wire interface,
See
TWI
TXCOL flag,
13-41
TXCOL (transmit collision error) bit,
13-39
TXE (transmission error) bit,
13-39
,
13-40
,
14-57
,
14-61
TXF (transmit FIFO full status) bit,
14-60
TX hold register,
14-56
TXHRE (transmit hold register empty) bit,
14-61
TXREQ signal,
11-6
TXSE (TxSEC enable) bit,
14-48
,
14-51
TXS (SPI_TDBR data buffer status) bit,
13-22
,
13-39
U
UART,
1-14
,
11-2
to
11-41
assigning interrupt priority,
11-12
autobaud detection,
11-13
baud rate,
11-7
baud rate examples,
11-13
bit rate examples,
11-13
bit rate generation,
11-12
bitstream,
11-6
block diagram,
11-3
Содержание ADSP-BF59x Blackfin
Страница 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 204: ...Unique Information for the ADSP BF59x Processor 5 104 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 345: ...ADSP BF59x Blackfin Processor Hardware Reference 9 9 Core Timer Unique Information for the ADSP BF59x Processor None...
Страница 346: ...Unique Information for the ADSP BF59x Processor 9 10 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 398: ...Unique Information for the ADSP BF59x Processor 11 42 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 622: ...Unique Information for the ADSP BF59x Processor 15 38 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Страница 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...